## Sequential logic

```
It Sequential circuits
    \simple circuits with feedback
    \ latches
    @ edge-triggered flip-flops
```

If Timing methodologies
® cascading flip-flops for proper operation
@ clock skew
H Asynchronous inputs
囚 metastability and synchronization
\& Basic registers
囚 shift registers
囚 simple counters
H Hardware description languages and sequential logic

## Sequential circuits

H Circuits with feedback
囚 outputs $=f$（inputs，past inputs，past outputs）
囚 basis for building＂memory＂into logic circuits
d door combination lock is an example of a sequential circuit区state is memory
区state is an＂output＂and an＂input＂to combinational logic区combination storage elements are also memory


## Circuits with feedback

H How to control feedback？
囚 what stops values from cycling around endlessly


## Simplest circuits with feedback

H Two inverters form a static memory cell
® will hold value as long as it has power applied


H How to get a new value into the memory cell？
囚 selectively break feedback path囚 load new value into cell


## Memory with cross-coupled gates

H Cross-coupled NOR gates
® similar to inverter pair, with capability to force output to 0 (reset=1) or 1 (set=1)


H Cross-coupled NAND gates
囚 similar to inverter pair, with capability to force output to 0 (reset=0) or 1 (set=0)


## Timing behavior



## State behavior or R-S latch

H Truth table of R-S latch behavior


| S | R | Q |
| :--- | :--- | :--- |
| 0 | 0 | hold |
| 0 | 1 | 0 |
| 1 | 0 | 1 |
| 1 | 1 | unstable |



Theoretical R-S latch behavior
\% State diagram
® states: possible values
囚 transitions: changes based on inputs
possible oscillation between states 00 and 11


## Observed R－S latch behavior

If Very difficult to observe R－S latch in the 1－1 state
囚 one of $R$ or $S$ usually changes first
If Ambiguously returns to state $0-1$ or 1－0
囚 a so－called＂race condition＂
囚 or non－deterministic transition


Autumn 2000

## R－S latch analysis

H Break feedback path


| S | R | $\mathrm{Q}(\mathrm{t})$ | $\mathrm{Q}(\mathrm{t}+\Delta)$ |  |
| :--- | :--- | :--- | :--- | :--- |
| 0 | 0 | 0 | 0 |  |
| 0 | hold |  |  |  |
| 0 | 0 | 1 | 1 |  |
| 0 | 1 | 0 | 0 | reset |
| 0 | 1 | 1 | 0 |  |
| 1 | 0 | 0 | 1 | set |
| 1 | 0 | 1 | 1 |  |
| 1 | 1 | 0 | $X$ | not allowed |
| 1 | 1 | 1 | $X$ |  |


characteristic equation

$$
Q(t+\Delta)=S+R^{\prime} Q(t)
$$

## Activity: R-S latch using NAND gates



## Gated R-S latch

If Control when R and S inputs matter囚 otherwise, the slightest glitch on R or $S$ while enable is low could cause change in value
 stored


## Clocks

If Used to keep time
囚 wait long enough for inputs（ $\mathrm{R}^{\prime}$ and $\mathrm{S}^{\prime}$ ）to settle囚 then allow to have effect on value stored
H Clocks are regular periodic signals
囚 period（time between ticks）
® duty－cycle（time clock is high between ticks－expressed as \％of period）


Autumn 2000

## Clocks（cont＇d）

If Controlling an R－S latch with a clock
© can＇t let $R$ and $S$ change while clock is active（allowing $R$ and $S$ to pass）
囚 only have half of clock period for signal changes to propagate ® signals must be stable for the other half of clock period


## Cascading latches

H Connect output of one latch to input of another
$\mathscr{H}$ How to stop changes from racing through chain？
囚 need to be able to control flow of data from one latch to the next囚 move one latch per clock period
囚 have to worry about logic between latches（arrows）that is too fast


Autumn 2000

## Master－slave structure

H Break flow by alternating clocks（like an air－lock）
囚 use positive clock to latch inputs into one R－S latch
囚 use negative clock to change outputs with another R－S latch
H View pair as one basic unit
® master－slave flip－flop
囚 twice as much logic
$\triangle$ output changes a few gate delays after the falling edge of clock but does not affect any cascaded flip－flops


## The 1s catching problem

H In first R－S stage of master－slave FF
囚 0－1－0 glitch on $R$ or $S$ while clock is high is＂caught＂by master stage囚 leads to constraints on logic to be hazard－free


Autumn 2000


CSE370－VI－Sequential Logic

## D flip－flop

H Make S and R complements of each other
® eliminates 1s catching problem
囚 can＇t just hold previous value
（must have new value ready every clock period）
v value of $D$ just before clock goes low is what is stored in flip－flop
$\triangle$ can make $R-S$ flip－flop by adding logic to make $D=S+R^{\prime} Q$


10 gates

## Edge-triggered flip-flops

H More efficient solution: only 6 gates
囚 sensitive to inputs only near edge of clock signal (not while high)

negative edge-triggered $D$
flip-flop (D-FF)
4-5 gate delays
must respect setup and hold time constraints to successfully capture input

characteristic equation

$$
Q(t+1)=D
$$

Autumn 2000
CSE370-VI - Sequential Logic

## Edge-triggered flip-flops (cont'd)



## Edge－triggered flip－flops（cont＇d）

## H Positive edge－triggered

囚 inputs sampled on rising edge；outputs change after rising edge
Io Negative edge－triggered flip－flops
囚 inputs sampled on falling edge；outputs change after falling edge


## Timing methodologies

H Rules for interconnecting components and clocks
$\triangle$ guarantee proper operation of system when strictly followed
\＆Approach depends on building blocks used for memory elements
® we＇ll focus on systems with edge－triggered flip－flops
区found in programmable logic devices
囚 many custom integrated circuits focus on level－sensitive latches
\＆Basic rules for correct timing：
（1）correct inputs，with respect to time，are provided to the flip－flops
囚（2）no flip－flop changes state more than once per clocking event

## Timing methodologies (cont'd)

## H Definition of terms

® clock: periodic event, causes state of memory element to change can be rising edge or falling edge or high level or low level囚 setup time: minimum time before the clocking event by which the input must be stable (Tsu)
© hold time: minimum time after the clocking event until which the input must remain stable (Th)

there is a timing "window" around the clocking event during which the input must remain stable and unchanged in order to be recognized


## Comparison of latches and flip-flops


positive edge-triggered flip-flop


CLK

transparent (level-sensitive) latch
behavior is the same unless input changes while the clock is high

## Comparison of latches and flip-flops (cont'd)

| Type <br> unclocked <br> latch | When inputs are sampled <br> always | When output is valid <br> propagation delay from input change |
| :--- | :--- | :--- |
| level-sensitive <br> latch | clock high <br> (Tsu/Th around falling <br> edge of clock) <br> clock high | propagation delay from input change <br> (Tsu/Th around falling <br> or clock edge (whichever is later) <br> edge of clock) <br> flip-flop |
| negative <br> edge-triggered <br> flip-flop | (Tsu/Th around falling <br> edge of clock) | propagation delay from falling edge <br> of clock |
| propagation delay from falling edge |  |  |
| of clock |  |  |

## Typical timing specifications

H Positive edge-triggered D flip-flop
囚 setup and hold times
囚 minimum clock width
$\triangle$ propagation delays (low to high, high to low, max and typical)

all measurements are made from the clocking event that is, the rising edge of the clock

## Cascading edge－triggered flip－flops

\＆Shift register
囚 new value goes into first stage
囚 while previous value of first stage goes into second stage
＠consider setup／hold／propagation delays（prop must be $>$ hold）


## Cascading edge－triggered flip－flops（cont＇d）

H Why this works
囚 propagation delays exceed hold times
囚 clock width constraint exceeds setup time
囚 this guarantees following stage will latch current value before it changes to new value

timing constraints guarantee proper operation of cascaded components
assumes infinitely fast distribution of the clock

## Clock skew

It The problem
© correct behavior assumes next state of all storage elements determined by all storage elements at the same time
囚 this is difficult in high－performance systems because time for clock to arrive at flip－flop is comparable to delays through logic
区effect of skew on cascaded flip－flops：

original state： $\mathrm{IN}=0, \mathrm{Q} 0=1, \mathrm{Q} 1=1$
due to skew，next state becomes： $\mathrm{Q} 0=0, \mathrm{Q} 1=0$ ，and not $\mathrm{Q} 0=0, \mathrm{Q} 1=1$

## Summary of latches and flip－flops

H Development of D－FF
囚 level－sensitive used in custom integrated circuits
区can be made with 4 switches
© edge－triggered used in programmable logic devices
囚 good choice for data storage register
H Historically J－K FF was popular but now never used
© similar to R－S but with 1－1 being used to toggle output（complement state）
$\boxtimes$ good in days of TTL／SSI（more complex input function： $\mathrm{D}=\mathrm{J} \mathrm{Q}^{\prime}+\mathrm{K}^{\prime} \mathrm{Q}$
® not a good choice for PALs／PLAs as it requires 2 inputs
© can always be implemented using D－FF
\％Preset and clear inputs are highly desirable on flip－flops
区 used at start－up or to reset system to a known state

## Metastability and asynchronous inputs

If Clocked synchronous circuits
囚 inputs，state，and outputs sampled or changed in relation to a common reference signal（called the clock）
囚 e．g．，master／slave，edge－triggered
If Asynchronous circuits
® inputs，state，and outputs sampled or changed independently of a common reference signal（glitches／hazards a major concern）
囚 e．g．，R－S latch
H Asynchronous inputs to synchronous circuits
囚 inputs can change at any time，will not meet setup／hold times ® dangerous，synchronous inputs are greatly preferred囚 cannot be avoided（e．g．，reset signal，memory wait，user input）

## Synchronization failure

H Occurs when FF input changes close to clock edge
$\triangle$ the FF may enter a metastable state－neither a logic 0 nor 1 －
® it may stay in this state an indefinite amount of time
囚 this is not likely in practice but has some probability

small，but non－zero probability that the FF output will get stuck in an in－between state

oscilloscope traces demonstrating synchronizer failure and eventual decay to steady state

## Dealing with synchronization failure

\％Probability of failure can never be reduced to 0 ，but it can be reduced
囚（1）slow down the system clock this gives the synchronizer more time to decay into a steady state； synchronizer failure becomes a big problem for very high speed systems
囚（2）use fastest possible logic technology in the synchronizer
this makes for a very sharp＂peak＂upon which to balance
囚（3）cascade two synchronizers
this effectively synchronizes twice（both would have to fail）

synchronous system

## Handling asynchronous inputs

\＆Never allow asynchronous inputs to fan－out to more than one flip－flop ® synchronize as soon as possible and then treat as synchronous signal


## Handling asynchronous inputs（cont＇d）

H What can go wrong？
囚 input changes too close to clock edge（violating setup time constraint）


## Flip－flop features

H Reset（set state to 0）-R
囚 synchronous：Dnew＝R＇• Dold（when next clock edge arrives）
囚 asynchronous：doesn＇t wait for clock，quick but dangerous
H Preset or set（set state to 1 ）－S（or sometimes P）
囚 synchronous：Dnew＝Dold＋S（when next clock edge arrives）
囚 asynchronous：doesn＇t wait for clock，quick but dangerous
H Both reset and preset
囚 Dnew $=\mathrm{R}^{\prime} \cdot$ Dold $+\mathrm{S} \quad$（set－dominant）
囚 Dnew $=$ R＇$\bullet$ Dold + R＇S（reset－dominant）
H Selective input capability（input enable or load）－LD or EN囚 multiplexor at input：Dnew＝LD＇• Q＋LD • Dold囚 load may or may not override reset／set（usually R／S have priority）
\＆Complementary outputs－Q and Q＇

## Registers

If Collections of flip－flops with similar controls and logic
囚 stored values somehow related（for example，form binary value）
囚 share clock，reset，and set lines
® similar logic at each stage
\＆Examples
囚 shift registers
囚 counters


Autumn 2000

## Shift register

H Holds samples of input
囚 store last 4 input values in sequence囚 4－bit shift register：


## Universal shift register

## H Holds 4 values

囚 serial or parallel inputs
囚 serial or parallel outputs
囚 permits shift left or right
囚 shift in new values from left or right

clear sets the register contents and output to 0
s 1 and s 0 determine the shift function


## Design of universal shift register

| \＆ | Consider one of the four flip－flops | clear s0 | s1 | new value |
| :---: | :---: | :---: | :---: | :---: |
|  | 囚 new value at next clock | $1{ }^{1}$ | 0 |  |
|  |  | 00 | 1 | output value of FF to left（shift right） |
|  |  | 01 | 0 | output value of FF to right（shift left） |
|  |  | 01 | 1 | input |



## Shift register application

H Parallel-to-serial conversion for serial transmission


Autumn 2000

## Pattern recognizer

H Combinational function of input samples
囚 in this case, recognizing the pattern 1001 on the single input signal


## Counters

If Sequences through a fixed set of patterns
囚 in this case, 1000, 0100, 0010, 0001
© if one of the patterns is its initial state (by loading or set/reset)


## Activity

Ho How does this counter work?



## Binary counter

H Logic between registers（not just multiplexer）
囚 XOR decides when bit should be toggled
囚 always for low－order bit，
only when first bit is true for second bit， and so on


Autumn 2000 CSE370－VI－Sequential Logic

## Four－bit binary synchronous up－counter

H Standard component with many applications
$\triangle$ positive edge－triggered FFs w／synchronous load and clear inputs
囚 parallel load data from D，C，B，A
囚 enable inputs：must be asserted to enable counting
囚 RCO：ripple－carry out used for cascading counters区high when counter is in its highest state 1111区implemented using an AND gate


## Offset counters

H Starting offset counters－use of synchronous load
囚 e．g．，0110，0111，1000，1001， $1010,1011,1100,1101,1111,0110, \ldots$

A Ending offset counter－comparator for ending value


囚 e．g．，0000，0001，0010，．．．，1100，1101， 0000

Combinations of the above（start and stop value）


Autumn 2000

## Hardware Description Languages and Sequential Logic

H Flip－flops
囚 representation of clocks－timing of state changes
囚 asynchronous vs．synchronous
\％Shift registers
\％Simple counters

## Flip-flop in Verilog

H Use always block's sensitivity list to wait for clock edge

```
module dff (clk, d, q);
    input clk, d;
    output q;
    reg q;
    always @(posedge clk)
        q = d;
endmodule
```


## More Flip-flops

H Synchronous/asynchronous reset/set
囚 single thread that waits for the clock
囚 three parallel threads - only one of which waits for the clock

## Synchronous

module dff (clk, s, r, d, q); input clk, s, r, d; output $q$
reg q;
always @(posedge clk)
if (r) $\quad q=1 \prime b 0$
else if (s) $q=1 ' b 1$
else $\quad q=d$;
endmodule

Asynchronous
module dff (clk, $s, r, d, q)$;
input clk, s, r, d;
output $q$;
reg q;
always @(posedge r)
$q=1 ' b 0$
always @(posedge s)
q = 1'bl;
always @(posedge clk) $q=d ;$
endmodule

## Incorrect Flip-flop in Verilog

H Use always block's sensitivity list to wait for clock to change

```
module dff (clk, d, q);
        input clk, d;
        output q; Not correct! Q will
        reg q;
        always @(clk)
        q = d;
endmodule
```


## Blocking and Non-Blocking Assignments

\&f Blocking assignments ( $X=A$ )
$\triangle$ completes the assignment before continuing on to next statement
H Non-blocking assignments ( $\mathrm{X}<=\mathrm{A}$ )
囚 completes in zero time and doesn't change the value of the target until a blocking point (delay/wait) is encountered
H Example: swap

```
always @(posedge CLK)
    begin
            temp = B;
            B = A;
            A = temp;
    end
```


## Register-transfer-level (RTL) Assignment

H Non-blocking assignment is also known as an RTL assignment
囚 if used in an always block triggered by a clock edge
囚 all flip-flops change together

```
// B,C,D all get the value of A
always @(posedge clk)
    begin
        B = A;
        C = B;
        D = C;
    end
```

// implements a shift register too
always @(posedge clk)
begin
$B<=A$;
$C<=B$;
$D<=C ;$
end

## Mobius Counter in Verilog

```
    initial
        begin
            A = 1'b0;
            B = 1'b0;
            C = 1'b0;
            D = 1'b0;
        end
    always @(posedge clk)
        begin
            A <= ~D;
            B <= A;
            C<= B;
            D <= C;
    end
```


## Binary Counter in Verilog

module binary＿counter（clk，c8，c4，c2，c1）；
input clk；
output c8，c4，c2，c1；
reg［3：0］count；
initial begin
count $=0$ ；
end
always＠（posedge clk）begin count＝count＋1＇b0001；
end
assign c8＝count［3］；
assign $c 4=$ count［2］；
assign c2 $=$ count［1］；
assign c1 $=$ count［0］；
endmodule
module binary＿counter（clk，c8，c4，c2，c1，rco）；
input clk；
output c8，c4，c2，c1，rco；
reg［3：0］count；
reg rco；
initial begin ．．．end
always＠（posedge clk）begin ．．．end
assign c8 $=$ count［3］；
assign $\mathrm{c} 4=$ count［2］；
assign c2 $=$ count［1］；
assign c1＝count［0］；
assign rco $=$（count $==15$ ）；
endmodule

## Sequential logic summary

H Fundamental building block of circuits with state囚 latch and flip－flop
囚 R－S latch，R－S master／slave，D master／slave，edge－triggered D flip－flop
H Timing methodologies
囚 use of clocks
囚 cascaded FFs work because propagation delays exceed hold times
囚 beware of clock skew
H Asynchronous inputs and their dangers
囚 synchronizer failure：what it is and how to minimize its impact
H Basic registers
囚 shift registers
囚 counters
H Hardware description languages and sequential logic

