## Welcome to CSE370: Introduction to Digital Design

- Course staff
  - I Gaetano Borriello, Jeff Hightower, Grant Jorde, Sean Sirutis
- Course web
  - www.cs.washington.edu/education/courses/370/99sp/
- This week
  - What is logic design?
  - What is digital hardware?
  - I What will we be doing in this class?
  - I Class administration, overview of course web, and logistics

CSE 370 - Spring 1999 - Introduction - 1

#### Why are we here?

- Obvious reasons
  - I this course is part of the CS/CompE requirements
  - I it is the implementation basis for all modern computing devices
    - I building large things from small components
    - I provide another model of what a computer is
- More important reasons
  - I the inherent parallelism in hardware is often our first exposure to parallel computation
  - I it offers an interesting counterpoint to software design and is therefore useful in furthering our understanding of computation, in general

#### What will we learn in CSE370?

- The language of logic design
  - Boolean algebra, logic minimization, state, timing, CAD tools
- The concept of state in digital systems
  - I analogous to variables and program counters in software systems
- How to specify/simulate/compile our designs
  - I hardware description languages
  - I tools to simulate the workings of our designs
  - I logic compilers to synthesize the hardware blocks of our designs
  - I mapping onto programmable hardware (code generation)
- Contrast with software design
  - both map well-posed problems to physical devices
  - I both must be flawless...this is the price we pay for using discrete math

CSE 370 - Spring 1999 - Introduction - 3

# **Applications of logic design**

- Conventional computer design
  - CPUs, busses, peripherals
- Networking and communications
  - I phones, modems, routers
- Embedded products
  - I in cars, toys, appliances, entertainment devices
- Scientific equipment
  - I testing, sensing, reporting
- The world of computing is much much bigger than just PCs!

### A quick history lesson

- 1850: George Boole invents Boolean algebra
  - I maps logical propositions to symbols
  - I permits manipulation of logic statements using mathematics
- 1938: Claude Shannon links Boolean algebra to switches
  - I his Masters' thesis
- 1945: John von Neumann develops the first stored program computer
  - I its switching elements are vacuum tubes (a big advance from relays)
- 1946: ENIAC . . . The world's first completely electronic computer
  - 18,000 vacuum tubes
  - I several hundred multiplications per minute
- 1947: Shockley, Brittain, and Bardeen invent the transistor
  - I replaces vacuum tubes
  - I enable integration of multiple devices into one package
  - I gateway to modern electronics

CSE 370 - Spring 1999 - Introduction - 5

#### What is logic design?

- What is design?
  - I given a specification of a problem, come up with a way of solving it choosing appropriately from a collection of available components
  - I while meeting some criteria for size, cost, power, beauty, elegance, etc.
- What is logic design?
  - I determining the collection of digital logic components to perform a specified control and/or data manipulation and/or communication function and the interconnections between them
  - I which logic components to choose? there are many implementation technologies (e.g., off-the-shelf fixed-function components, programmable devices, transistors on a chip, etc.)
  - I the design may need to be optimized and/or transformed to meet design constraints

### What is digital hardware?

- Collection of devices that sense and/or control wires that carry a digital value (i.e., a physical quantity that can be interpreted as a "0" or "1")
  - example: digital logic where voltage < 0.8v is a "0" and > 2.0v is a "1"
  - example: pair of transmission wires where a "0" or "1" is distinguished by which wire has a higher voltage (differential)
  - example: orientation of magnetization signifies a "0" or a "1"
- Primitive digital hardware devices
  - I logic computation devices (sense and drive)
    - I are two wires both "1" make another be "1" (AND)
    - I is at least one of two wires "1" make another be "1" (OR)
    - I is a wire "1" then make another be "0" (NOT) sense
  - I memory devices (store)
    - I store a value
    - I recall a value previously stored



CSE 370 - Spring 1999 - Introduction - 7

#### What is happening now in digital design?

- Big change in the way industry does hardware design over last few years
  - I larger and larger designs
  - shorter and shorter time to market
  - I cheaper and cheaper products
- Scale
  - I pervasive use of computer-aided design tools over hand methods
  - I multiple levels of design representation
- Time
  - emphasis on abstract design representations
  - I programmable rather than fixed function components
  - I automatic synthesis techniques
  - I importance of sound design methodologies
- Cost
  - I higher levels of integration
  - I use of simulation to debug designs

#### CSE 370: concepts/skills/abilities

- Understanding the basics of logic design (concepts)
- Understanding sound design methodologies (concepts)
- Modern specification methods (concepts)
- Familiarity with a full set of CAD tools (skills)
- Appreciation for the differences and similarities (abilities) in hardware and software design

<u>New ability</u>: to accomplish the logic design task with the aid of computer-aided design tools and map a problem description into an implementation with programmable logic devices after validation via simulation and understanding of the advantages/disadvantages as compared to a software implementation

CSE 370 - Spring 1999 - Introduction - 9

#### **Computation: abstract vs. implementation**

- Up to now, computation has been a mental exercise (paper, programs)
- This class is about physically implementing computation using physical devices that use voltages to represent logical values
- Basic units of computation are:

I representation: "0", "1" on a wire

set of wires (e.g., for binary integers)

I assignment: x = yI data operations: x + y - 5

I control:

sequential statements: A; B; C

conditionals: if x == 1 then y loops: for ( i = 1 ; i == 10, i++)

procedures: A; proc(...); B;

 We will study how each of these are implemented in hardware and composed into computational structures

# Switches: basic element of physical implementations

■ Implementing a simple circuit (arrow shows action if wire changes to "1"):



close switch (if A is "1" or asserted) and turn on light bulb (Z)



open switch (if A is "0" or unasserted) and turn off light bulb (Z)

$$Z \equiv A$$

CSE 370 - Spring 1999 - Introduction - 11

# Switches (cont'd)

■ Compose switches into more complex ones (Boolean functions):



# **Switching networks**

- Switch settings
  - I determine whether or not a conducting path exists to light the light bulb
- To build larger computations
  - I use a light bulb (output of the network) to set other switches (inputs to another network).
- Connect together switching networks
  - I to construct larger switching networks, i.e., there is a way to connect outputs of one network to the inputs of the next.

CSE 370 - Spring 1999 - Introduction - 13

## **Relay networks**

- A simple way to convert between conducting paths and switch settings is to use (electro-mechanical) relays.
- What is a relay?



current flowing through coil magnetizes core and causes normally closed (nc) contact to be pulled open

when no current flows, the spring of the contact returns it to its normal position

■ What determines the switching speed of a relay network?

#### **Transistor networks**

- Relays aren't used much anymore
  - I some traffic light controllers are still electro-mechanical
- Modern digital systems are designed in CMOS technology
  - I MOS stands for Metal-Oxide on Semiconductor
  - I C is for complementary because there are both normally-open and normally-closed switches
- MOS transistors act as voltage-controlled switches
  - I similar, though easier to work with than relays.

CSE 370 - Spring 1999 - Introduction - 15

#### **MOS transistors**

- MOS transistors have three terminals: drain, gate, and source
  - I they act as switches in the following way: if the voltage on the gate terminal is (some amount) higher/lower than the source terminal then a conducting path will be established between the drain and source terminals



n-channel open when voltage at G is low closes when: voltage(G) > voltage (S) + ε



p-channel closed when voltage at G is low opens when: voltage(G) < voltage (S)  $-\epsilon$ 





## **Speed of MOS networks**

- What influences the speed of CMOS networks?
  - I charging and discharging of voltages on wires and gates of transistors

CSE 370 - Spring 1999 - Introduction - 19

# Representation of digital designs

- Physical devices (transistors, relays)
- Switches
- Truth tables
- Boolean algebra
- Gates
- Waveforms
- Finite state behavior
- Register-transfer behavior
- Concurrent abstract specifications

> scope of CSE 370

# Digital vs. analog

- It is convenient to think of digital systems as having only discrete, digital, input/output values
- In reality, real electronic components exhibit continuous, analog, behavior
- Why do we make this abstraction?

п

■ Why does it work?

CSE 370 - Spring 1999 - Introduction - 21

# Mapping from physical world to binary world

| Technology                        | State 0              | State 1              |  |  |
|-----------------------------------|----------------------|----------------------|--|--|
| Relay logic                       | Circuit Open         | Circuit Closed       |  |  |
| CMOS logic                        | 0.0-1.0 volts        | 2.0-3.0 volts        |  |  |
| Transistor transistor logic (TTL) | 0.0-0.8 volts        | 2.0-5.0 volts        |  |  |
| Fiber Optics                      | Light off            | Light on             |  |  |
| Dynamic RAM                       | Discharged capacitor | Charged capacitor    |  |  |
| Nonvolatile memory (erasable)     | Trapped electrons    | No trapped electrons |  |  |
| Programmable ROM                  | Fuse blown           | Fuse intact          |  |  |
| Bubble memory                     | No magnetic bubble   | Bubble present       |  |  |
| Magnetic disk                     | No flux reversal     | Flux reversal        |  |  |
| Compact disc                      | No pit               | Pit                  |  |  |
|                                   |                      |                      |  |  |
|                                   |                      |                      |  |  |
|                                   |                      |                      |  |  |
|                                   |                      |                      |  |  |

# Combinational vs. sequential digital circuits

■ A simple model of a digital system is a unit with inputs and outputs:



- Combinational means "memory-less"
  - a digital circuit is combinational if its output values only depend on its input values

CSE 370 - Spring 1999 - Introduction - 23

# **Combinational logic symbols**

- Common combinational logic systems have standard symbols called logic gates
  - Buffer, NOT



#### **Sequential logic**

- Sequential systems
  - exhibit behaviors (output values) that depend not only on the current input values, but also on previous input values
- In reality, all real circuits are sequential
  - I because the outputs do not change instantaneously after an input change
  - I why not, and why is it then sequential?
- A fundamental abstraction of digital design is to reason (mostly) about steady-state behaviors
  - I look at the outputs only after sufficient time has elapsed for the system to make its required changes and settle down

CSE 370 - Spring 1999 - Introduction - 25

#### Synchronous sequential digital systems

- Outputs of a combinational circuit depend only on current inputs
  - I after sufficient time has elapsed
- Sequential circuits have memory
  - I even after waiting for the transient activity to finish
- The steady-state abstraction is so useful that most designers use a form of it when constructing sequential circuits:
  - I the memory of a system is represented as its state
  - changes in system state are only allowed to occur at specific times controlled by an external periodic clock
  - I the clock period is the time that elapses between state changes it must be sufficiently long so that the system reaches a steady-state before the next state change at the end of the period

# **Example of combinational and sequential logic**

- Combinational:
  - I input A, B
  - I wait for clock edge
  - I observe C
  - I wait for another clock edge
  - observe C again: will stay the same
- Sequential:
  - I input A, B
  - wait for clock edge
  - observe C
  - I wait for another clock edge
  - observe C again: may be different



CSE 370 - Spring 1999 - Introduction - 27

#### **Abstractions**

- Some we've seen already
  - I digital interpretation of analog values
  - I transistors as switches
  - I switches as logic gates
  - I use of a clock to realize a synchronous sequential circuit
- Some others we will see
  - I truth tables and Boolean algebra to represent combinational logic
  - I encoding of signals with more than two logical values into binary form
  - I state diagrams to represent sequential logic
  - I hardware description languages to represent digital logic
  - I waveforms to represent temporal behavior

## An example

- Calendar subsystem: number of days in a month (to control watch display)
  - used in controlling the display of a wrist-watch LCD screen
  - ${\rm I} \quad \hbox{inputs: month, leap year flag} \\$
  - I outputs: number of days

CSE 370 - Spring 1999 - Introduction - 29

# Implementation in software

```
integer number_of_days ( month, leap_year_flag) {
   switch (month) {
      case 1: return (31);
      case 2: if (leap_year_flag == 1) then return (29)
       else return (28);
      case 3: return (31);
      ...
      case 12: return (31);
      default: return (0);
   }
}
```

# Implementation as a combinational digital system

- Encoding:
  - I how many bits for each input/output?
  - I binary number for month
  - I four wires for 28, 29, 30, and 31
- Behavior:
  - I combinational
  - I truth table specification

| month | leap | 28 | 29 | 30 | 31 |
|-------|------|----|----|----|----|
| 0001  | -    | 0  | 0  | 0  | 1  |
| 0010  | 0    | 1  | 0  | 0  | 0  |
| 0010  | 1    | 0  | 1  | 0  | 0  |
| 0011  | _    | 0  | 0  | 0  | 1  |
| 0100  | -    | 0  | 0  | 1  | 0  |
| 1100  | _    | 0  | 0  | 0  | 1  |
| 1101  | -    | _  | -  | -  | _  |
| 111-  | -    | _  | -  | -  | -  |
| 0000  | -    | -  | -  | -  | -  |

CSE 370 - Spring 1999 - Introduction - 31



# Combinational example (cont'd)

- Truth-table to logic to switches to gates
  - 28 = 1 when month=0010 and leap=0
  - 28 = m1'•m2'•m3•m4'•leap'

■ 31 = 1 when month=0001 or month=0011 or  $\downarrow$ . month=1100

 $131 = (m1' \cdot m2' \cdot m3' \cdot m4) + (m1' \cdot m2' \cdot m3 \cdot m4) + ... (m1 \cdot m2 \cdot m3' \cdot m4')$ 

■ 31 = can we simplify more?

| month | leap | 28 | 29 | 30 | 31 |
|-------|------|----|----|----|----|
| 0001  |      | 0  | 0  | 0  | 1  |
| 0010  | 0    | 1  | 0  | 0  | 0  |
| 0010  | 1    | 0  | 1  | 0  | 0  |
| 0011  | _    | 0  | 0  | 0  | 1  |
| 0100  | -    | 0  | 0  | 1  | 0  |
| 1100  | _    | 0  | 0  | 0  | 1  |
| 1101  | _    | _  | _  | _  | _  |
| 111-  | _    | _  | -  | -  | _  |
| 0000  | _    | _  | _  | _  | -  |

symbol for <u>or</u> symbol for <u>and</u>

symbol for <u>not</u>

### **Another example**

- <u>Door combination lock:</u>
  - I punch in 3 values in sequence and the door opens; if there is an error the lock must be reset; once the door opens the lock must be reset
  - I inputs: sequence of input values, reset
  - I outputs: door open/close
  - I memory: must remember combination or always have it available as an input

CSE 370 - Spring 1999 - Introduction - 33

## Implementation in software

```
integer combination_lock ( ) {
   integer v1, v2, v3;
   integer error = 0;
   static integer c[3] = 3, 4, 2;
   while (!new_value( ));
   v1 = read_value( );
   if (v1 != c[1]) then error = 1;
   while (!new_value( ));
   v2 = read_value( );
   if (v2 != c[2]) then error = 1;
   while (!new_value( ));
   v3 = read_value( );
   if (v2 != c[3]) then error = 1;
   if (error == 1) then return(0); else return (1);
}
                      CSE 370 - Spring 1999 - Introduction - 34
```

# Implementation as a sequential digital system

#### ■ Encoding:

- I how many bits per input value?
- I how many values in sequence?
- I how do we know a new input value is entered?
- I how do we represent the states of the system?

#### ■ Behavior:

I clock wire tells us when it's ok to look at inputs (i.e., they have settled after change)

I sequential: sequence of values must be entered

I sequential: remember if an error occurred

I finite-state specification



CSE 370 - Spring 1999 - Introduction - 35

# Sequential example (cont'd): abstract control

#### ■ Finite-state diagram

- I states: 5 states
  - I represent point in execution of machine
  - I each state has outputs
- I transitions: 6 from state to state, 5 self transitions, 1 global





- Internal structure
  - I data-path
    - I storage for combination
    - | comparators
  - control
    - I finite-state machine controller
    - I control for data-path
    - I state changes controlled by clock



CSE 370 - Spring 1999 - Introduction - 37

# Sequential example (cont'd): finite-state machine

- Finite-state machine
  - I refine state diagram to include internal structure



ERR

closed

I generate state table (much like a truth-table)

| reset | new | egual | state      | next<br>state | mux | open/closed |
|-------|-----|-------|------------|---------------|-----|-------------|
| 1     | _   | _ `   | _          | S1            | C1  | closed      |
| 0     | 0   | -     | S1         | S1            | C1  | closed      |
| 0     | 1   | 0     | S1         | ERR           | _   | closed      |
| 0     | 1   | 1     | S1         | S2            | C2  | closed      |
| 0     | 1   | 1     | <b>S</b> 3 | OPEN          | _   | open        |
|       |     |       |            |               |     |             |

# Sequential example (cont'd): encoding

#### ■ Encode state table

- state can be: S1, S2, S3, OPEN, or ERR
  - I needs at least 3 bits to encode: 000, 001, 010, 011, 100
  - I and as many as 5: 00001, 00010, 00100, 01000, 10000
  - I choose 4 bits: 0001, 0010, 0100, 1000, 0000
- output mux can be: C1, C2, or C3
  - I needs 2 to 3 bits to encode
  - I choose 3 bits: 001, 010, 100
- output open/closed can be: open or closed
  - I needs 1 or 2 bits to encode
  - I choose 1 bits: 1, 0

|       |     |       |       | , next |     |             | good choice of encoding!           |
|-------|-----|-------|-------|--------|-----|-------------|------------------------------------|
| reset | new | egual | state | state  | mux | open/closed | -                                  |
| 1     | _   | - '   | _     | 0001   | 001 | 0           | mux is identical to                |
| 0     | 0   | -     | 0001  | 0001   | 001 | 0           | last 3 bits of state               |
| 0     | 1   | 0     | 0001  | 0000   | -   | 0           | last 3 bits of state               |
| 0     | 1   | 1     | 0001  | 0010   | 010 | 0           | open/closed is                     |
| 0     | 1   | 1     | 0100  | 1000   | _   | 1           | identical to first bit<br>of state |
| ***   |     |       |       |        |     |             |                                    |
|       |     |       |       |        |     |             |                                    |





## **Summary**

- That was what the entire course is about
  - I converting solutions to problems into combinational and sequential networks effectively organizing the design hierarchically
  - I doing so with a modern set of design tools that lets us handle large designs effectively
  - I taking advantage of optimization opportunities
- Now lets do it again
  - I this time we'll take nine weeks