

























| Increasing bloo<br>but transfer<br>be better? | Whi<br>ck size can in<br>time increas             | ch is be<br>nprove hit rat<br>es. Which ca    | tter?<br>e (due to spa<br>che configura        | tial locality),<br>ation would |
|-----------------------------------------------|---------------------------------------------------|-----------------------------------------------|------------------------------------------------|--------------------------------|
|                                               |                                                   | Cache #1                                      | Cache #2                                       |                                |
|                                               | Block size                                        | 32-bytes                                      | 64-bytes                                       |                                |
|                                               | Miss rate                                         | 5%                                            | 4%                                             |                                |
| accesses ta<br>♦ i.e., an 10<br>1 (send ado   | ake 15 cycles<br>6-byte memory<br>dress) + 15 (me | , and the men<br>access takes<br>mory access) | mory bus is 8<br>18 cycles:<br>+ 2 (two 8-byte | -bytes wide:<br>e transfers)   |
|                                               |                                                   | ime + (Mise r                                 | ato y Mice pr                                  |                                |
| recall:                                       |                                                   |                                               | ate x miss pe                                  | enaity)                        |
| recall:                                       |                                                   |                                               |                                                | enaity)                        |



|                                                                                                             | Whi                                                                     | ch is be <sup>.</sup>                                    | tter?                                                             |                                        |
|-------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------|----------------------------------------------------------|-------------------------------------------------------------------|----------------------------------------|
| Increasing bloc<br>but transfer                                                                             | ck size can in<br>time increas                                          | nprove hit rat<br>es. Which ca                           | e (due to spa<br>che configura                                    | itial locality),<br>ation would        |
| be better?                                                                                                  |                                                                         | Cache #1                                                 | Cache #2                                                          |                                        |
|                                                                                                             | Block size                                                              | 32-bytes                                                 | 64-bytes                                                          |                                        |
|                                                                                                             | Miss rate                                                               | 5%                                                       | 4%                                                                |                                        |
|                                                                                                             |                                                                         |                                                          |                                                                   | bytes whee.                            |
| <ul> <li>✤ i.e., a 16-</li> <li>1 (send add</li> </ul>                                                      | -byte memory<br>Iress) + 15 (me                                         | access takes <sup>-</sup><br>mory access)                | 18 cycles:<br>+ 2 (two 8-byte                                     | e transfers)                           |
| <ul> <li>❖ i.e., a 16-</li> <li>1 (send add</li> <li>Cach</li> <li>Miss Penalty = 1</li> </ul>              | -byte memory<br>lress) + 15 (me<br>e #1:<br>1 + 15 + 32B/8I             | access takes <sup>-</sup><br>mory access)<br>B <b>N</b>  | 18 cycles:<br>+ 2 (two 8-byte<br>Cach<br>Aiss Penalty = 1         | e transfers)<br>e #2:<br>+ 15 + 64B/8B |
| <ul> <li>❖ i.e., a 16-</li> <li>1 (send add</li> <li>Cach</li> <li>Miss Penalty = 1</li> <li>= 2</li> </ul> | -byte memory<br>dress) + 15 (me<br>e #1:<br>1 + 15 + 32B/8<br>20 cycles | access takes <sup>-</sup><br>emory access)<br>B <b>N</b> | 18 cycles:<br>+ 2 (two 8-byte<br>Cach<br>Aiss Penalty = 1<br>= 2: | e #2:<br>+ 15 + 64B/8B<br>4 cycles     |



