| Date                  | M achine                              | Feature: First to H ave                                    |
|-----------------------|---------------------------------------|------------------------------------------------------------|
| early 1940 <i>'</i> s | A tanasoff's special purpose m achine | binary representation                                      |
| 1946 (done)           | ENIAC (Eckert& Mauchly)               | first electronic, program m able general-purpose com puter |
|                       |                                       | conditional branch                                         |
| 1947 (start)          | W hirdwind (M II)                     | m agnetic core (2K)                                        |
|                       |                                       | VDTs                                                       |
|                       |                                       | lightpens                                                  |
|                       |                                       | use of com puter for control                               |
|                       |                                       | use of m irrored com puters for fault tolerance            |
| 1949 (done)           | EDSAC (Wilkes)                        | accum ulator-based architecture                            |
| . ,                   |                                       | stored program computer                                    |
| ?                     | Mark III (Aiken)                      | Harvard architecture applied to memories                   |
| 1951                  | UNIVAC 1                              | vacuum tubes                                               |
|                       |                                       | interrupts                                                 |
|                       |                                       | first com m ercially successful com puter                  |
| 1954                  | NBSA DYSEAC                           | asynchronous I/O events                                    |
| 1955                  | IBM Sage                              | DM A                                                       |
| 1956                  | Pegasus                               | general-purpose registerm achine (8 registers)             |
|                       |                                       | R0 = 0                                                     |
|                       | IBM RAMAC                             | m agnetic disk                                             |
| 1961                  | IBM Stretch (7030)                    | pipelining (4 stages)                                      |
|                       |                                       | tem byte'                                                  |
| 1962                  | A tlas                                | virtualm em ory                                            |
|                       |                                       | page protection                                            |
| 1963                  | Bunoughs 5000                         | stack m achine                                             |
|                       |                                       | HLLOS (MCP)                                                |
| 1964                  | IBM 360                               | m iarocode                                                 |
|                       |                                       | byte addressable (8 bit.bytes)                             |
|                       |                                       | separation of architecture & implementation                |
|                       |                                       | heavy use of DMA                                           |
|                       |                                       | I/O program s interpreted by DMA controller                |
|                       |                                       | 360/85:cache                                               |
| 1964                  | CDC 6600                              | first supercom puter                                       |
|                       |                                       | general purpose LD /ST m achine -> efficient pipelining    |
|                       |                                       | I/O processor (peripheral processors)                      |
|                       |                                       | scoreboarding                                              |
|                       |                                       | m ultiple functional units                                 |
|                       |                                       | multiple hardware contexts (sort of)                       |
| 1965                  | DEC PDP-8                             | firstm inicom puter                                        |
|                       | W inchesterdisk                       | sealed disk & reader                                       |

| Date         | M achine      | Feature: First to H ave                                      |
|--------------|---------------|--------------------------------------------------------------|
| 1967         | IBM 360/91    | Tomasulo's algorithm: dynamic detection of memory            |
|              |               | hazards, generalized forwarding, reservation stations but no |
|              |               | in-order com m it (im precise interrupts)                    |
| 1968         | Bunoughs 6500 | hardw are-m anaged activation records                        |
| 1970         | DEC PDP-11    | multi-vendorbus (Unibus)                                     |
| 1971         | Intel         | transistor                                                   |
|              | Sym bol       | high level language architecture                             |
| 1972         | IBM 370       | TLB                                                          |
|              | A rpanet      | long haul network                                            |
|              | CDC Star-100  | vectorunits                                                  |
|              |               | gather, scatter support                                      |
|              | TIASC         | vectorunits                                                  |
| 1974         | A lto         | firstworkstation                                             |
|              |               | bitm apped display, w indows                                 |
|              |               | m ouse                                                       |
|              |               | laserprinter                                                 |
|              |               | ethernet                                                     |
| 1975 (start) | IBM 801       | firstRISC machine                                            |
| 1976         | Cray-1        | vectorchaining                                               |
| 1978         | VAX 780       | HLL functionality moved to instruction set (CISC)            |
|              |               | m em ory-m em ory architecture                               |
|              |               | orthogonal instruction set design                            |
| 1977         | FPS A P-120B  | w ide instruction word machine                               |
| 1978         | Apple II      | first personal com puter                                     |
| 1984         | Synapse N+1   | bus-based multiprocessorw ith snooping caches                |
| 1986         | Sun 3/260     | cache hierarchy in a m icro                                  |
|              | R2000         | first com m ercial R ISC                                     |
| 1990         | IBM RS6000    | first superscalar R ISC                                      |
|              | M IPS R6000   | com pilerhints for branch direction                          |
|              | DEC 21064     | branch history information on a microprocessor               |
|              | IntelP6       | correlated branch prediction                                 |
| 1992         | KSR-1         | scalable coherent shared m em ory                            |
|              |               | COMA                                                         |

Letme know of any conections or additions, eggers@cs.