# University of Washington – Computer Science & Engineering

Winter 2024Instructor: Justin Hsia2024-02-20



| Name:      |  |
|------------|--|
| Student ID |  |
| Number:    |  |

# Please do not turn the page until 12:20.

#### Instructions

- This quiz contains 4 pages, including this cover page. You may use the backs of the pages for scratch work.
- Please clearly indicate (box, circle) your final answer.
- The quiz is closed book and closed notes.
- Please silence and put away all cell phones and other mobile or noise-making devices.
- Remove all hats, headphones, and watches.
- You have 30 (+5) minutes to complete this quiz.

#### Advice

- Read questions carefully before starting. Read *all* questions first and start where you feel the most confident to maximize the use of your time.
- There may be partial credit for incomplete answers; please show your work.
- Relax. You are here to learn.

| Question               | Points | Score |
|------------------------|--------|-------|
| (1) SL & Timing        | 6      |       |
| (2) FSM Implementation | 10     |       |
| (3) FSM Design         | 11     |       |
| Total:                 | 27     |       |

# Question 1: Sequential Logic & Timing [6 pts]

Consider the following circuit diagram with  $t_{setup} = 8 \text{ ns} (10^{-9} \text{ s})$ ,  $t_{C2Q} = 14 \text{ ns}$ ,  $t_{NAND} = 23 \text{ ns}$ , and  $t_{NOT} = 7 \text{ ns}$ . Assume that In changes 6 ns after every clock trigger.



(A) Calculate the **minimum clock period** that will allow the circuit to function correctly. [3 pts]

ns

(B) Calculate the **maximum hold time** ( $t_{hold}$ ) that will allow the circuit to function correctly. [3 pts]

ns

# **Question 2:** Finite State Machine Implementation [10 pts]

(A) Fill in the provided truth table based on the FSM shown. [2 pts]



| PS <sub>1</sub> | PS <sub>0</sub> | In | NS1 | NS <sub>0</sub> | Out <sub>1</sub> | Out₀ |
|-----------------|-----------------|----|-----|-----------------|------------------|------|
| 0               | 0               | 0  |     |                 | 1                | 0    |
| 0               | 0               | 1  | 0   | 0               | 0                | 0    |
| 0               | 1               | 0  | 1   | 1               |                  |      |
| 0               | 1               | 1  | 0   | 1               | 1                | 1    |
| 1               | 0               | 0  |     |                 | Х                | Х    |
| 1               | 0               | 1  | Х   | Х               | Х                | Х    |
| 1               | 1               | 0  | 0   | 0               |                  |      |
| 1               | 1               | 1  | 0   | 1               | 0                | 1    |

(B) Complete the circuit diagram below using *minimal logic* based on the truth table shown below. Use only 2-input logic gates. [8 pts]

CLK

| PS | In <sub>1</sub> | In <sub>0</sub> | NS | Out |
|----|-----------------|-----------------|----|-----|
| 0  | 0               | 0               | Х  | Х   |
| 0  | 0               | 1               | 1  | 0   |
| 0  | 1               | 0               | 1  | 0   |
| 0  | 1               | 1               | 1  | Х   |
| 1  | 0               | 0               | Х  | Х   |
| 1  | 0               | 1               | 0  | 1   |
| 1  | 1               | 0               | 1  | 0   |
| 1  | 1               | 1               | 0  | 1   |

Out 🚫



**O**In1

O In0

3

### Question 3: Finite State Machine Design [11 pts]

Recall the 10¢ gumball-dispensing, no-change-giving vending machine FSM from lecture that can only take one coin at a time:



(A) How many total rows are in the truth table for this FSM? How many of the rows are filled with Don't Cares? [2 pts]

| Rows: Don't Care Rows: |
|------------------------|
|------------------------|

(B) Complete the test bench initial block to *thoroughly* test the FSM. You need to fill in all bolded blanks. You are welcome to fill out the Verilog comments to help you keep track of state, but these will not be graded. Don't worry about situations we don't expect to see during normal operation. [5 pts]

| initial begin           |           |         |             |
|-------------------------|-----------|---------|-------------|
|                         | N <= 1;   | D <= 0; | // state: 0 |
| @( <b>posedge</b> clk)  | ; N <=;   | D <=;   | // state:   |
| @( <b>posedge</b> clk)  | ; N <= 0; | D <= 0; | // state:   |
| @( <b>posedge</b> clk)  | : N <= 1; | D <= 0; | // state:   |
| @( <b>posedge</b> clk)  | ; N <=;   | D <=;   | // state:   |
| @( <b>posedge</b> clk)  | : N <= 1; | D <= 0; | // state:   |
| @( <b>posedge</b> clk), | ; N <= 0; | D <= 1; | // state:   |
| @( <b>posedge</b> clk), | ;         |         |             |
| \$stop();               |           |         |             |
| end                     |           |         |             |

(C) If we increase the cost of gumballs at 15¢ and accept quarters (Q: 25¢), draw the new state diagram. The vending machine still does not give change and can only take one coin at a time. No need to assign binary encodings to the states (*i.e.*, only give state names). [4 pts]