Hierarchy Input Constant Input Unused Input Floating Input Output Constant Output Unused Output Floating Output Bidir Constant Bidir Unused Bidir Input only Bidir Output only Bidir
qsys_soc|rst_controller_001|alt_rst_req_sync_uq1 2 1 0 1 1 1 1 1 0 0 0 0 0
qsys_soc|rst_controller_001|alt_rst_sync_uq1 2 0 0 0 1 0 0 0 0 0 0 0 0
qsys_soc|rst_controller_001 33 31 0 31 1 31 31 31 0 0 0 0 0
qsys_soc|rst_controller|alt_rst_req_sync_uq1 2 1 0 1 1 1 1 1 0 0 0 0 0
qsys_soc|rst_controller|alt_rst_sync_uq1 2 0 0 0 1 0 0 0 0 0 0 0 0
qsys_soc|rst_controller 33 29 0 29 1 29 29 29 0 0 0 0 0
qsys_soc|mm_interconnect_0|fifo_1_out_csr_cmd_width_adapter|check_and_align_address_to_size 44 9 2 9 33 9 9 9 0 0 0 0 0
qsys_soc|mm_interconnect_0|fifo_1_out_csr_cmd_width_adapter 174 3 3 3 133 3 3 3 0 0 0 0 0
qsys_soc|mm_interconnect_0|fifo_1_out_cmd_width_adapter|check_and_align_address_to_size 44 9 2 9 33 9 9 9 0 0 0 0 0
qsys_soc|mm_interconnect_0|fifo_1_out_cmd_width_adapter 174 3 3 3 133 3 3 3 0 0 0 0 0
qsys_soc|mm_interconnect_0|fifo_0_in_csr_cmd_width_adapter|check_and_align_address_to_size 44 9 2 9 33 9 9 9 0 0 0 0 0
qsys_soc|mm_interconnect_0|fifo_0_in_csr_cmd_width_adapter 174 3 3 3 133 3 3 3 0 0 0 0 0
qsys_soc|mm_interconnect_0|fifo_0_in_cmd_width_adapter|check_and_align_address_to_size 44 9 2 9 33 9 9 9 0 0 0 0 0
qsys_soc|mm_interconnect_0|fifo_0_in_cmd_width_adapter 174 3 3 3 133 3 3 3 0 0 0 0 0
qsys_soc|mm_interconnect_0|fifo_1_out_csr_rsp_width_adapter|uncompressor 56 4 0 4 42 4 4 4 0 0 0 0 0
qsys_soc|mm_interconnect_0|fifo_1_out_csr_rsp_width_adapter 138 3 0 3 169 3 3 3 0 0 0 0 0
qsys_soc|mm_interconnect_0|fifo_1_out_rsp_width_adapter|uncompressor 56 4 0 4 42 4 4 4 0 0 0 0 0
qsys_soc|mm_interconnect_0|fifo_1_out_rsp_width_adapter 138 3 0 3 169 3 3 3 0 0 0 0 0
qsys_soc|mm_interconnect_0|fifo_0_in_csr_rsp_width_adapter|uncompressor 56 4 0 4 42 4 4 4 0 0 0 0 0
qsys_soc|mm_interconnect_0|fifo_0_in_csr_rsp_width_adapter 138 3 0 3 169 3 3 3 0 0 0 0 0
qsys_soc|mm_interconnect_0|fifo_0_in_rsp_width_adapter|uncompressor 56 4 0 4 42 4 4 4 0 0 0 0 0
qsys_soc|mm_interconnect_0|fifo_0_in_rsp_width_adapter 138 3 0 3 169 3 3 3 0 0 0 0 0
qsys_soc|mm_interconnect_0|rsp_mux_001|arb|adder 16 8 0 8 8 8 8 8 0 0 0 0 0
qsys_soc|mm_interconnect_0|rsp_mux_001|arb 8 0 4 0 4 0 0 0 0 0 0 0 0
qsys_soc|mm_interconnect_0|rsp_mux_001 675 0 0 0 172 0 0 0 0 0 0 0 0
qsys_soc|mm_interconnect_0|rsp_mux|arb|adder 16 8 0 8 8 8 8 8 0 0 0 0 0
qsys_soc|mm_interconnect_0|rsp_mux|arb 8 0 4 0 4 0 0 0 0 0 0 0 0
qsys_soc|mm_interconnect_0|rsp_mux 675 0 0 0 172 0 0 0 0 0 0 0 0
qsys_soc|mm_interconnect_0|rsp_demux_003 172 4 2 4 337 4 4 4 0 0 0 0 0
qsys_soc|mm_interconnect_0|rsp_demux_002 172 4 2 4 337 4 4 4 0 0 0 0 0
qsys_soc|mm_interconnect_0|rsp_demux_001 172 4 2 4 337 4 4 4 0 0 0 0 0
qsys_soc|mm_interconnect_0|rsp_demux 172 4 2 4 337 4 4 4 0 0 0 0 0
qsys_soc|mm_interconnect_0|cmd_mux_003|arb|adder 8 2 0 2 4 2 2 2 0 0 0 0 0
qsys_soc|mm_interconnect_0|cmd_mux_003|arb 6 0 1 0 2 0 0 0 0 0 0 0 0
qsys_soc|mm_interconnect_0|cmd_mux_003 339 0 0 0 170 0 0 0 0 0 0 0 0
qsys_soc|mm_interconnect_0|cmd_mux_002|arb|adder 8 2 0 2 4 2 2 2 0 0 0 0 0
qsys_soc|mm_interconnect_0|cmd_mux_002|arb 6 0 1 0 2 0 0 0 0 0 0 0 0
qsys_soc|mm_interconnect_0|cmd_mux_002 339 0 0 0 170 0 0 0 0 0 0 0 0
qsys_soc|mm_interconnect_0|cmd_mux_001|arb|adder 8 2 0 2 4 2 2 2 0 0 0 0 0
qsys_soc|mm_interconnect_0|cmd_mux_001|arb 6 0 1 0 2 0 0 0 0 0 0 0 0
qsys_soc|mm_interconnect_0|cmd_mux_001 339 0 0 0 170 0 0 0 0 0 0 0 0
qsys_soc|mm_interconnect_0|cmd_mux|arb|adder 8 2 0 2 4 2 2 2 0 0 0 0 0
qsys_soc|mm_interconnect_0|cmd_mux|arb 6 0 1 0 2 0 0 0 0 0 0 0 0
qsys_soc|mm_interconnect_0|cmd_mux 339 0 0 0 170 0 0 0 0 0 0 0 0
qsys_soc|mm_interconnect_0|cmd_demux_001 177 16 2 16 673 16 16 16 0 0 0 0 0
qsys_soc|mm_interconnect_0|cmd_demux 177 16 2 16 673 16 16 16 0 0 0 0 0
qsys_soc|mm_interconnect_0|fifo_1_out_csr_burst_adapter|altera_merlin_burst_adapter_13_1.burst_adapter|the_min|dc_sub|subtract 19 1 0 1 9 1 1 1 0 0 0 0 0
qsys_soc|mm_interconnect_0|fifo_1_out_csr_burst_adapter|altera_merlin_burst_adapter_13_1.burst_adapter|the_min|dc_sub 18 2 0 2 9 2 2 2 0 0 0 0 0
qsys_soc|mm_interconnect_0|fifo_1_out_csr_burst_adapter|altera_merlin_burst_adapter_13_1.burst_adapter|the_min|db_sub|subtract 19 1 0 1 9 1 1 1 0 0 0 0 0
qsys_soc|mm_interconnect_0|fifo_1_out_csr_burst_adapter|altera_merlin_burst_adapter_13_1.burst_adapter|the_min|db_sub 18 2 0 2 9 2 2 2 0 0 0 0 0
qsys_soc|mm_interconnect_0|fifo_1_out_csr_burst_adapter|altera_merlin_burst_adapter_13_1.burst_adapter|the_min|da_sub|subtract 19 1 0 1 9 1 1 1 0 0 0 0 0
qsys_soc|mm_interconnect_0|fifo_1_out_csr_burst_adapter|altera_merlin_burst_adapter_13_1.burst_adapter|the_min|da_sub 18 2 0 2 9 2 2 2 0 0 0 0 0
qsys_soc|mm_interconnect_0|fifo_1_out_csr_burst_adapter|altera_merlin_burst_adapter_13_1.burst_adapter|the_min|bc_sub|subtract 19 1 0 1 9 1 1 1 0 0 0 0 0
qsys_soc|mm_interconnect_0|fifo_1_out_csr_burst_adapter|altera_merlin_burst_adapter_13_1.burst_adapter|the_min|bc_sub 18 2 0 2 9 2 2 2 0 0 0 0 0
qsys_soc|mm_interconnect_0|fifo_1_out_csr_burst_adapter|altera_merlin_burst_adapter_13_1.burst_adapter|the_min|ac_sub|subtract 19 1 0 1 9 1 1 1 0 0 0 0 0
qsys_soc|mm_interconnect_0|fifo_1_out_csr_burst_adapter|altera_merlin_burst_adapter_13_1.burst_adapter|the_min|ac_sub 18 2 0 2 9 2 2 2 0 0 0 0 0
qsys_soc|mm_interconnect_0|fifo_1_out_csr_burst_adapter|altera_merlin_burst_adapter_13_1.burst_adapter|the_min|ab_sub|subtract 19 1 0 1 9 1 1 1 0 0 0 0 0
qsys_soc|mm_interconnect_0|fifo_1_out_csr_burst_adapter|altera_merlin_burst_adapter_13_1.burst_adapter|the_min|ab_sub 18 2 0 2 9 2 2 2 0 0 0 0 0
qsys_soc|mm_interconnect_0|fifo_1_out_csr_burst_adapter|altera_merlin_burst_adapter_13_1.burst_adapter|the_min 35 0 2 0 8 0 0 0 0 0 0 0 0
qsys_soc|mm_interconnect_0|fifo_1_out_csr_burst_adapter|altera_merlin_burst_adapter_13_1.burst_adapter|the_burstwrap_increment 8 0 0 0 8 0 0 0 0 0 0 0 0
qsys_soc|mm_interconnect_0|fifo_1_out_csr_burst_adapter|altera_merlin_burst_adapter_13_1.burst_adapter|align_address_to_size 38 5 0 5 32 5 5 5 0 0 0 0 0
qsys_soc|mm_interconnect_0|fifo_1_out_csr_burst_adapter|altera_merlin_burst_adapter_13_1.burst_adapter 135 0 0 0 133 0 0 0 0 0 0 0 0
qsys_soc|mm_interconnect_0|fifo_1_out_csr_burst_adapter 135 0 0 0 133 0 0 0 0 0 0 0 0
qsys_soc|mm_interconnect_0|fifo_1_out_burst_adapter|altera_merlin_burst_adapter_13_1.burst_adapter|the_min|dc_sub|subtract 19 1 0 1 9 1 1 1 0 0 0 0 0
qsys_soc|mm_interconnect_0|fifo_1_out_burst_adapter|altera_merlin_burst_adapter_13_1.burst_adapter|the_min|dc_sub 18 2 0 2 9 2 2 2 0 0 0 0 0
qsys_soc|mm_interconnect_0|fifo_1_out_burst_adapter|altera_merlin_burst_adapter_13_1.burst_adapter|the_min|db_sub|subtract 19 1 0 1 9 1 1 1 0 0 0 0 0
qsys_soc|mm_interconnect_0|fifo_1_out_burst_adapter|altera_merlin_burst_adapter_13_1.burst_adapter|the_min|db_sub 18 2 0 2 9 2 2 2 0 0 0 0 0
qsys_soc|mm_interconnect_0|fifo_1_out_burst_adapter|altera_merlin_burst_adapter_13_1.burst_adapter|the_min|da_sub|subtract 19 1 0 1 9 1 1 1 0 0 0 0 0
qsys_soc|mm_interconnect_0|fifo_1_out_burst_adapter|altera_merlin_burst_adapter_13_1.burst_adapter|the_min|da_sub 18 2 0 2 9 2 2 2 0 0 0 0 0
qsys_soc|mm_interconnect_0|fifo_1_out_burst_adapter|altera_merlin_burst_adapter_13_1.burst_adapter|the_min|bc_sub|subtract 19 1 0 1 9 1 1 1 0 0 0 0 0
qsys_soc|mm_interconnect_0|fifo_1_out_burst_adapter|altera_merlin_burst_adapter_13_1.burst_adapter|the_min|bc_sub 18 2 0 2 9 2 2 2 0 0 0 0 0
qsys_soc|mm_interconnect_0|fifo_1_out_burst_adapter|altera_merlin_burst_adapter_13_1.burst_adapter|the_min|ac_sub|subtract 19 1 0 1 9 1 1 1 0 0 0 0 0
qsys_soc|mm_interconnect_0|fifo_1_out_burst_adapter|altera_merlin_burst_adapter_13_1.burst_adapter|the_min|ac_sub 18 2 0 2 9 2 2 2 0 0 0 0 0
qsys_soc|mm_interconnect_0|fifo_1_out_burst_adapter|altera_merlin_burst_adapter_13_1.burst_adapter|the_min|ab_sub|subtract 19 1 0 1 9 1 1 1 0 0 0 0 0
qsys_soc|mm_interconnect_0|fifo_1_out_burst_adapter|altera_merlin_burst_adapter_13_1.burst_adapter|the_min|ab_sub 18 2 0 2 9 2 2 2 0 0 0 0 0
qsys_soc|mm_interconnect_0|fifo_1_out_burst_adapter|altera_merlin_burst_adapter_13_1.burst_adapter|the_min 35 0 2 0 8 0 0 0 0 0 0 0 0
qsys_soc|mm_interconnect_0|fifo_1_out_burst_adapter|altera_merlin_burst_adapter_13_1.burst_adapter|the_burstwrap_increment 8 0 0 0 8 0 0 0 0 0 0 0 0
qsys_soc|mm_interconnect_0|fifo_1_out_burst_adapter|altera_merlin_burst_adapter_13_1.burst_adapter|align_address_to_size 38 5 0 5 32 5 5 5 0 0 0 0 0
qsys_soc|mm_interconnect_0|fifo_1_out_burst_adapter|altera_merlin_burst_adapter_13_1.burst_adapter 135 0 0 0 133 0 0 0 0 0 0 0 0
qsys_soc|mm_interconnect_0|fifo_1_out_burst_adapter 135 0 0 0 133 0 0 0 0 0 0 0 0
qsys_soc|mm_interconnect_0|fifo_0_in_csr_burst_adapter|altera_merlin_burst_adapter_13_1.burst_adapter|the_min|dc_sub|subtract 19 1 0 1 9 1 1 1 0 0 0 0 0
qsys_soc|mm_interconnect_0|fifo_0_in_csr_burst_adapter|altera_merlin_burst_adapter_13_1.burst_adapter|the_min|dc_sub 18 2 0 2 9 2 2 2 0 0 0 0 0
qsys_soc|mm_interconnect_0|fifo_0_in_csr_burst_adapter|altera_merlin_burst_adapter_13_1.burst_adapter|the_min|db_sub|subtract 19 1 0 1 9 1 1 1 0 0 0 0 0
qsys_soc|mm_interconnect_0|fifo_0_in_csr_burst_adapter|altera_merlin_burst_adapter_13_1.burst_adapter|the_min|db_sub 18 2 0 2 9 2 2 2 0 0 0 0 0
qsys_soc|mm_interconnect_0|fifo_0_in_csr_burst_adapter|altera_merlin_burst_adapter_13_1.burst_adapter|the_min|da_sub|subtract 19 1 0 1 9 1 1 1 0 0 0 0 0
qsys_soc|mm_interconnect_0|fifo_0_in_csr_burst_adapter|altera_merlin_burst_adapter_13_1.burst_adapter|the_min|da_sub 18 2 0 2 9 2 2 2 0 0 0 0 0
qsys_soc|mm_interconnect_0|fifo_0_in_csr_burst_adapter|altera_merlin_burst_adapter_13_1.burst_adapter|the_min|bc_sub|subtract 19 1 0 1 9 1 1 1 0 0 0 0 0
qsys_soc|mm_interconnect_0|fifo_0_in_csr_burst_adapter|altera_merlin_burst_adapter_13_1.burst_adapter|the_min|bc_sub 18 2 0 2 9 2 2 2 0 0 0 0 0
qsys_soc|mm_interconnect_0|fifo_0_in_csr_burst_adapter|altera_merlin_burst_adapter_13_1.burst_adapter|the_min|ac_sub|subtract 19 1 0 1 9 1 1 1 0 0 0 0 0
qsys_soc|mm_interconnect_0|fifo_0_in_csr_burst_adapter|altera_merlin_burst_adapter_13_1.burst_adapter|the_min|ac_sub 18 2 0 2 9 2 2 2 0 0 0 0 0
qsys_soc|mm_interconnect_0|fifo_0_in_csr_burst_adapter|altera_merlin_burst_adapter_13_1.burst_adapter|the_min|ab_sub|subtract 19 1 0 1 9 1 1 1 0 0 0 0 0
qsys_soc|mm_interconnect_0|fifo_0_in_csr_burst_adapter|altera_merlin_burst_adapter_13_1.burst_adapter|the_min|ab_sub 18 2 0 2 9 2 2 2 0 0 0 0 0
qsys_soc|mm_interconnect_0|fifo_0_in_csr_burst_adapter|altera_merlin_burst_adapter_13_1.burst_adapter|the_min 35 0 2 0 8 0 0 0 0 0 0 0 0
qsys_soc|mm_interconnect_0|fifo_0_in_csr_burst_adapter|altera_merlin_burst_adapter_13_1.burst_adapter|the_burstwrap_increment 8 0 0 0 8 0 0 0 0 0 0 0 0
qsys_soc|mm_interconnect_0|fifo_0_in_csr_burst_adapter|altera_merlin_burst_adapter_13_1.burst_adapter|align_address_to_size 38 5 0 5 32 5 5 5 0 0 0 0 0
qsys_soc|mm_interconnect_0|fifo_0_in_csr_burst_adapter|altera_merlin_burst_adapter_13_1.burst_adapter 135 0 0 0 133 0 0 0 0 0 0 0 0
qsys_soc|mm_interconnect_0|fifo_0_in_csr_burst_adapter 135 0 0 0 133 0 0 0 0 0 0 0 0
qsys_soc|mm_interconnect_0|fifo_0_in_burst_adapter|altera_merlin_burst_adapter_13_1.burst_adapter|the_min|dc_sub|subtract 19 1 0 1 9 1 1 1 0 0 0 0 0
qsys_soc|mm_interconnect_0|fifo_0_in_burst_adapter|altera_merlin_burst_adapter_13_1.burst_adapter|the_min|dc_sub 18 2 0 2 9 2 2 2 0 0 0 0 0
qsys_soc|mm_interconnect_0|fifo_0_in_burst_adapter|altera_merlin_burst_adapter_13_1.burst_adapter|the_min|db_sub|subtract 19 1 0 1 9 1 1 1 0 0 0 0 0
qsys_soc|mm_interconnect_0|fifo_0_in_burst_adapter|altera_merlin_burst_adapter_13_1.burst_adapter|the_min|db_sub 18 2 0 2 9 2 2 2 0 0 0 0 0
qsys_soc|mm_interconnect_0|fifo_0_in_burst_adapter|altera_merlin_burst_adapter_13_1.burst_adapter|the_min|da_sub|subtract 19 1 0 1 9 1 1 1 0 0 0 0 0
qsys_soc|mm_interconnect_0|fifo_0_in_burst_adapter|altera_merlin_burst_adapter_13_1.burst_adapter|the_min|da_sub 18 2 0 2 9 2 2 2 0 0 0 0 0
qsys_soc|mm_interconnect_0|fifo_0_in_burst_adapter|altera_merlin_burst_adapter_13_1.burst_adapter|the_min|bc_sub|subtract 19 1 0 1 9 1 1 1 0 0 0 0 0
qsys_soc|mm_interconnect_0|fifo_0_in_burst_adapter|altera_merlin_burst_adapter_13_1.burst_adapter|the_min|bc_sub 18 2 0 2 9 2 2 2 0 0 0 0 0
qsys_soc|mm_interconnect_0|fifo_0_in_burst_adapter|altera_merlin_burst_adapter_13_1.burst_adapter|the_min|ac_sub|subtract 19 1 0 1 9 1 1 1 0 0 0 0 0
qsys_soc|mm_interconnect_0|fifo_0_in_burst_adapter|altera_merlin_burst_adapter_13_1.burst_adapter|the_min|ac_sub 18 2 0 2 9 2 2 2 0 0 0 0 0
qsys_soc|mm_interconnect_0|fifo_0_in_burst_adapter|altera_merlin_burst_adapter_13_1.burst_adapter|the_min|ab_sub|subtract 19 1 0 1 9 1 1 1 0 0 0 0 0
qsys_soc|mm_interconnect_0|fifo_0_in_burst_adapter|altera_merlin_burst_adapter_13_1.burst_adapter|the_min|ab_sub 18 2 0 2 9 2 2 2 0 0 0 0 0
qsys_soc|mm_interconnect_0|fifo_0_in_burst_adapter|altera_merlin_burst_adapter_13_1.burst_adapter|the_min 35 0 2 0 8 0 0 0 0 0 0 0 0
qsys_soc|mm_interconnect_0|fifo_0_in_burst_adapter|altera_merlin_burst_adapter_13_1.burst_adapter|the_burstwrap_increment 8 0 0 0 8 0 0 0 0 0 0 0 0
qsys_soc|mm_interconnect_0|fifo_0_in_burst_adapter|altera_merlin_burst_adapter_13_1.burst_adapter|align_address_to_size 38 5 0 5 32 5 5 5 0 0 0 0 0
qsys_soc|mm_interconnect_0|fifo_0_in_burst_adapter|altera_merlin_burst_adapter_13_1.burst_adapter 135 0 0 0 133 0 0 0 0 0 0 0 0
qsys_soc|mm_interconnect_0|fifo_0_in_burst_adapter 135 0 0 0 133 0 0 0 0 0 0 0 0
qsys_soc|mm_interconnect_0|hps_0_h2f_axi_master_rd_limiter 340 0 0 0 341 0 0 0 0 0 0 0 0
qsys_soc|mm_interconnect_0|hps_0_h2f_axi_master_wr_limiter 340 0 0 0 341 0 0 0 0 0 0 0 0
qsys_soc|mm_interconnect_0|router_005|the_default_decode 0 8 0 8 8 8 8 8 0 0 0 0 0
qsys_soc|mm_interconnect_0|router_005 131 0 2 0 133 0 0 0 0 0 0 0 0
qsys_soc|mm_interconnect_0|router_004|the_default_decode 0 8 0 8 8 8 8 8 0 0 0 0 0
qsys_soc|mm_interconnect_0|router_004 131 0 2 0 133 0 0 0 0 0 0 0 0
qsys_soc|mm_interconnect_0|router_003|the_default_decode 0 8 0 8 8 8 8 8 0 0 0 0 0
qsys_soc|mm_interconnect_0|router_003 131 0 2 0 133 0 0 0 0 0 0 0 0
qsys_soc|mm_interconnect_0|router_002|the_default_decode 0 8 0 8 8 8 8 8 0 0 0 0 0
qsys_soc|mm_interconnect_0|router_002 131 0 2 0 133 0 0 0 0 0 0 0 0
qsys_soc|mm_interconnect_0|router_001|the_default_decode 0 6 0 6 6 6 6 6 0 0 0 0 0
qsys_soc|mm_interconnect_0|router_001 167 0 4 0 169 0 0 0 0 0 0 0 0
qsys_soc|mm_interconnect_0|router|the_default_decode 0 6 0 6 6 6 6 6 0 0 0 0 0
qsys_soc|mm_interconnect_0|router 167 0 4 0 169 0 0 0 0 0 0 0 0
qsys_soc|mm_interconnect_0|fifo_1_out_csr_agent_rdata_fifo 79 41 0 41 36 41 41 41 0 0 0 0 0
qsys_soc|mm_interconnect_0|fifo_1_out_csr_agent_rsp_fifo 171 39 0 39 130 39 39 39 0 0 0 0 0
qsys_soc|mm_interconnect_0|fifo_1_out_csr_agent|uncompressor 56 1 0 1 54 1 1 1 0 0 0 0 0
qsys_soc|mm_interconnect_0|fifo_1_out_csr_agent 338 39 41 39 368 39 39 39 0 0 0 0 0
qsys_soc|mm_interconnect_0|fifo_1_out_agent_rdata_fifo 79 41 0 41 36 41 41 41 0 0 0 0 0
qsys_soc|mm_interconnect_0|fifo_1_out_agent_rsp_fifo 171 39 0 39 130 39 39 39 0 0 0 0 0
qsys_soc|mm_interconnect_0|fifo_1_out_agent|uncompressor 56 1 0 1 54 1 1 1 0 0 0 0 0
qsys_soc|mm_interconnect_0|fifo_1_out_agent 338 39 41 39 368 39 39 39 0 0 0 0 0
qsys_soc|mm_interconnect_0|fifo_0_in_csr_agent_rdata_fifo 79 41 0 41 36 41 41 41 0 0 0 0 0
qsys_soc|mm_interconnect_0|fifo_0_in_csr_agent_rsp_fifo 171 39 0 39 130 39 39 39 0 0 0 0 0
qsys_soc|mm_interconnect_0|fifo_0_in_csr_agent|uncompressor 56 1 0 1 54 1 1 1 0 0 0 0 0
qsys_soc|mm_interconnect_0|fifo_0_in_csr_agent 338 39 41 39 368 39 39 39 0 0 0 0 0
qsys_soc|mm_interconnect_0|fifo_0_in_agent_rdata_fifo 79 41 0 41 36 41 41 41 0 0 0 0 0
qsys_soc|mm_interconnect_0|fifo_0_in_agent_rsp_fifo 171 39 0 39 130 39 39 39 0 0 0 0 0
qsys_soc|mm_interconnect_0|fifo_0_in_agent|uncompressor 56 1 0 1 54 1 1 1 0 0 0 0 0
qsys_soc|mm_interconnect_0|fifo_0_in_agent 338 39 41 39 368 39 39 39 0 0 0 0 0
qsys_soc|mm_interconnect_0|hps_0_h2f_axi_master_agent|align_address_to_size 48 0 1 0 33 0 0 0 0 0 0 0 0
qsys_soc|mm_interconnect_0|hps_0_h2f_axi_master_agent 569 124 253 124 428 124 124 124 0 0 0 0 0
qsys_soc|mm_interconnect_0|fifo_1_out_csr_translator 113 6 27 6 71 6 6 6 0 0 0 0 0
qsys_soc|mm_interconnect_0|fifo_1_out_translator 113 5 29 5 35 5 5 5 0 0 0 0 0
qsys_soc|mm_interconnect_0|fifo_0_in_csr_translator 113 6 27 6 71 6 6 6 0 0 0 0 0
qsys_soc|mm_interconnect_0|fifo_0_in_translator 113 37 29 37 67 37 37 37 0 0 0 0 0
qsys_soc|mm_interconnect_0 311 0 0 0 206 0 0 0 0 0 0 0 0
qsys_soc|hps_0|hps_io|border|hps_sdram_inst|dll 2 0 0 0 7 0 0 0 0 0 0 0 0
qsys_soc|hps_0|hps_io|border|hps_sdram_inst|oct 1 0 0 0 32 0 0 0 0 0 0 0 0
qsys_soc|hps_0|hps_io|border|hps_sdram_inst|c0 228 173 8 173 280 173 173 173 0 0 0 0 0
qsys_soc|hps_0|hps_io|border|hps_sdram_inst|seq 0 0 0 0 0 0 0 0 0 0 0 0 0
qsys_soc|hps_0|hps_io|border|hps_sdram_inst|p0|umemphy|uio_pads|dq_ddio[3].ubidir_dq_dqs|altdq_dqs2_inst 135 1 3 1 36 1 1 1 10 0 0 0 0
qsys_soc|hps_0|hps_io|border|hps_sdram_inst|p0|umemphy|uio_pads|dq_ddio[3].ubidir_dq_dqs 135 0 0 0 36 0 0 0 10 0 0 0 0
qsys_soc|hps_0|hps_io|border|hps_sdram_inst|p0|umemphy|uio_pads|dq_ddio[2].ubidir_dq_dqs|altdq_dqs2_inst 135 1 3 1 36 1 1 1 10 0 0 0 0
qsys_soc|hps_0|hps_io|border|hps_sdram_inst|p0|umemphy|uio_pads|dq_ddio[2].ubidir_dq_dqs 135 0 0 0 36 0 0 0 10 0 0 0 0
qsys_soc|hps_0|hps_io|border|hps_sdram_inst|p0|umemphy|uio_pads|dq_ddio[1].ubidir_dq_dqs|altdq_dqs2_inst 135 1 3 1 36 1 1 1 10 0 0 0 0
qsys_soc|hps_0|hps_io|border|hps_sdram_inst|p0|umemphy|uio_pads|dq_ddio[1].ubidir_dq_dqs 135 0 0 0 36 0 0 0 10 0 0 0 0
qsys_soc|hps_0|hps_io|border|hps_sdram_inst|p0|umemphy|uio_pads|dq_ddio[0].ubidir_dq_dqs|altdq_dqs2_inst 135 1 3 1 36 1 1 1 10 0 0 0 0
qsys_soc|hps_0|hps_io|border|hps_sdram_inst|p0|umemphy|uio_pads|dq_ddio[0].ubidir_dq_dqs 135 0 0 0 36 0 0 0 10 0 0 0 0
qsys_soc|hps_0|hps_io|border|hps_sdram_inst|p0|umemphy|uio_pads|uaddr_cmd_pads|clock_gen[0].uclk_generator 1 0 0 0 2 0 0 0 0 0 0 0 0
qsys_soc|hps_0|hps_io|border|hps_sdram_inst|p0|umemphy|uio_pads|uaddr_cmd_pads|clock_gen[0].umem_ck_pad|auto_generated 3 0 0 0 1 0 0 0 0 0 0 0 0
qsys_soc|hps_0|hps_io|border|hps_sdram_inst|p0|umemphy|uio_pads|uaddr_cmd_pads|ureset_n_pad 7 1 0 1 1 1 1 1 0 0 0 0 0
qsys_soc|hps_0|hps_io|border|hps_sdram_inst|p0|umemphy|uio_pads|uaddr_cmd_pads|ucmd_pad 37 1 0 1 6 1 1 1 0 0 0 0 0
qsys_soc|hps_0|hps_io|border|hps_sdram_inst|p0|umemphy|uio_pads|uaddr_cmd_pads|ubank_pad 19 1 0 1 3 1 1 1 0 0 0 0 0
qsys_soc|hps_0|hps_io|border|hps_sdram_inst|p0|umemphy|uio_pads|uaddr_cmd_pads|uaddress_pad 79 1 0 1 13 1 1 1 0 0 0 0 0
qsys_soc|hps_0|hps_io|border|hps_sdram_inst|p0|umemphy|uio_pads|uaddr_cmd_pads|address_gen[22].acv_ac_ldc 10 0 1 0 1 0 0 0 0 0 0 0 0
qsys_soc|hps_0|hps_io|border|hps_sdram_inst|p0|umemphy|uio_pads|uaddr_cmd_pads|address_gen[21].acv_ac_ldc 10 0 1 0 1 0 0 0 0 0 0 0 0
qsys_soc|hps_0|hps_io|border|hps_sdram_inst|p0|umemphy|uio_pads|uaddr_cmd_pads|address_gen[20].acv_ac_ldc 10 0 1 0 1 0 0 0 0 0 0 0 0
qsys_soc|hps_0|hps_io|border|hps_sdram_inst|p0|umemphy|uio_pads|uaddr_cmd_pads|address_gen[19].acv_ac_ldc 10 0 1 0 1 0 0 0 0 0 0 0 0
qsys_soc|hps_0|hps_io|border|hps_sdram_inst|p0|umemphy|uio_pads|uaddr_cmd_pads|address_gen[18].acv_ac_ldc 10 0 1 0 1 0 0 0 0 0 0 0 0
qsys_soc|hps_0|hps_io|border|hps_sdram_inst|p0|umemphy|uio_pads|uaddr_cmd_pads|address_gen[17].acv_ac_ldc 10 0 1 0 1 0 0 0 0 0 0 0 0
qsys_soc|hps_0|hps_io|border|hps_sdram_inst|p0|umemphy|uio_pads|uaddr_cmd_pads|address_gen[16].acv_ac_ldc 10 0 1 0 1 0 0 0 0 0 0 0 0
qsys_soc|hps_0|hps_io|border|hps_sdram_inst|p0|umemphy|uio_pads|uaddr_cmd_pads|address_gen[15].acv_ac_ldc 10 0 1 0 1 0 0 0 0 0 0 0 0
qsys_soc|hps_0|hps_io|border|hps_sdram_inst|p0|umemphy|uio_pads|uaddr_cmd_pads|address_gen[14].acv_ac_ldc 10 0 1 0 1 0 0 0 0 0 0 0 0
qsys_soc|hps_0|hps_io|border|hps_sdram_inst|p0|umemphy|uio_pads|uaddr_cmd_pads|address_gen[13].acv_ac_ldc 10 0 1 0 1 0 0 0 0 0 0 0 0
qsys_soc|hps_0|hps_io|border|hps_sdram_inst|p0|umemphy|uio_pads|uaddr_cmd_pads|address_gen[12].acv_ac_ldc 10 0 1 0 1 0 0 0 0 0 0 0 0
qsys_soc|hps_0|hps_io|border|hps_sdram_inst|p0|umemphy|uio_pads|uaddr_cmd_pads|address_gen[11].acv_ac_ldc 10 0 1 0 1 0 0 0 0 0 0 0 0
qsys_soc|hps_0|hps_io|border|hps_sdram_inst|p0|umemphy|uio_pads|uaddr_cmd_pads|address_gen[10].acv_ac_ldc 10 0 1 0 1 0 0 0 0 0 0 0 0
qsys_soc|hps_0|hps_io|border|hps_sdram_inst|p0|umemphy|uio_pads|uaddr_cmd_pads|address_gen[9].acv_ac_ldc 10 0 1 0 1 0 0 0 0 0 0 0 0
qsys_soc|hps_0|hps_io|border|hps_sdram_inst|p0|umemphy|uio_pads|uaddr_cmd_pads|address_gen[8].acv_ac_ldc 10 0 1 0 1 0 0 0 0 0 0 0 0
qsys_soc|hps_0|hps_io|border|hps_sdram_inst|p0|umemphy|uio_pads|uaddr_cmd_pads|address_gen[7].acv_ac_ldc 10 0 1 0 1 0 0 0 0 0 0 0 0
qsys_soc|hps_0|hps_io|border|hps_sdram_inst|p0|umemphy|uio_pads|uaddr_cmd_pads|address_gen[6].acv_ac_ldc 10 0 1 0 1 0 0 0 0 0 0 0 0
qsys_soc|hps_0|hps_io|border|hps_sdram_inst|p0|umemphy|uio_pads|uaddr_cmd_pads|address_gen[5].acv_ac_ldc 10 0 1 0 1 0 0 0 0 0 0 0 0
qsys_soc|hps_0|hps_io|border|hps_sdram_inst|p0|umemphy|uio_pads|uaddr_cmd_pads|address_gen[4].acv_ac_ldc 10 0 1 0 1 0 0 0 0 0 0 0 0
qsys_soc|hps_0|hps_io|border|hps_sdram_inst|p0|umemphy|uio_pads|uaddr_cmd_pads|address_gen[3].acv_ac_ldc 10 0 1 0 1 0 0 0 0 0 0 0 0
qsys_soc|hps_0|hps_io|border|hps_sdram_inst|p0|umemphy|uio_pads|uaddr_cmd_pads|address_gen[2].acv_ac_ldc 10 0 1 0 1 0 0 0 0 0 0 0 0
qsys_soc|hps_0|hps_io|border|hps_sdram_inst|p0|umemphy|uio_pads|uaddr_cmd_pads|address_gen[1].acv_ac_ldc 10 0 1 0 1 0 0 0 0 0 0 0 0
qsys_soc|hps_0|hps_io|border|hps_sdram_inst|p0|umemphy|uio_pads|uaddr_cmd_pads|address_gen[0].acv_ac_ldc 10 0 1 0 1 0 0 0 0 0 0 0 0
qsys_soc|hps_0|hps_io|border|hps_sdram_inst|p0|umemphy|uio_pads|uaddr_cmd_pads 110 0 5 0 25 0 0 0 0 0 0 0 0
qsys_soc|hps_0|hps_io|border|hps_sdram_inst|p0|umemphy|uio_pads 633 58 118 58 218 58 58 58 40 0 0 0 0
qsys_soc|hps_0|hps_io|border|hps_sdram_inst|p0|umemphy|memphy_ldc 10 0 1 0 4 0 0 0 0 0 0 0 0
qsys_soc|hps_0|hps_io|border|hps_sdram_inst|p0|umemphy 975 1 2 1 364 1 1 1 40 0 0 0 0
qsys_soc|hps_0|hps_io|border|hps_sdram_inst|p0 878 545 0 545 128 545 545 545 40 0 0 0 0
qsys_soc|hps_0|hps_io|border|hps_sdram_inst|pll 2 1 2 1 12 1 1 1 0 0 0 0 0
qsys_soc|hps_0|hps_io|border|hps_sdram_inst 1 0 0 0 29 0 0 0 40 0 0 0 0
qsys_soc|hps_0|hps_io|border 0 0 0 0 0 0 0 0 0 0 0 0 0
qsys_soc|hps_0|hps_io 1 0 0 0 29 0 0 0 40 0 0 0 0
qsys_soc|hps_0|fpga_interfaces 312 0 0 0 302 0 0 0 0 0 0 0 0
qsys_soc|hps_0 101 0 0 0 241 0 0 0 40 0 0 0 0
qsys_soc|fifo_1|the_dcfifo_with_controls|the_dcfifo|dual_clock_fifo|auto_generated|wrfull_eq_comp 18 0 0 0 1 0 0 0 0 0 0 0 0
qsys_soc|fifo_1|the_dcfifo_with_controls|the_dcfifo|dual_clock_fifo|auto_generated|rdfull_eq_comp 18 0 0 0 1 0 0 0 0 0 0 0 0
qsys_soc|fifo_1|the_dcfifo_with_controls|the_dcfifo|dual_clock_fifo|auto_generated|rdempty_eq_comp 18 0 0 0 1 0 0 0 0 0 0 0 0
qsys_soc|fifo_1|the_dcfifo_with_controls|the_dcfifo|dual_clock_fifo|auto_generated|ws_dgrp|dffpipe8 11 0 0 0 9 0 0 0 0 0 0 0 0
qsys_soc|fifo_1|the_dcfifo_with_controls|the_dcfifo|dual_clock_fifo|auto_generated|ws_dgrp 11 0 0 0 9 0 0 0 0 0 0 0 0
qsys_soc|fifo_1|the_dcfifo_with_controls|the_dcfifo|dual_clock_fifo|auto_generated|ws_bwp 11 0 0 0 9 0 0 0 0 0 0 0 0
qsys_soc|fifo_1|the_dcfifo_with_controls|the_dcfifo|dual_clock_fifo|auto_generated|ws_brp 11 0 0 0 9 0 0 0 0 0 0 0 0
qsys_soc|fifo_1|the_dcfifo_with_controls|the_dcfifo|dual_clock_fifo|auto_generated|rs_dgwp|dffpipe5 11 0 0 0 9 0 0 0 0 0 0 0 0
qsys_soc|fifo_1|the_dcfifo_with_controls|the_dcfifo|dual_clock_fifo|auto_generated|rs_dgwp 11 0 0 0 9 0 0 0 0 0 0 0 0
qsys_soc|fifo_1|the_dcfifo_with_controls|the_dcfifo|dual_clock_fifo|auto_generated|rs_bwp 11 0 0 0 9 0 0 0 0 0 0 0 0
qsys_soc|fifo_1|the_dcfifo_with_controls|the_dcfifo|dual_clock_fifo|auto_generated|rs_brp 11 0 0 0 9 0 0 0 0 0 0 0 0
qsys_soc|fifo_1|the_dcfifo_with_controls|the_dcfifo|dual_clock_fifo|auto_generated|fifo_ram 54 0 0 0 32 0 0 0 0 0 0 0 0
qsys_soc|fifo_1|the_dcfifo_with_controls|the_dcfifo|dual_clock_fifo|auto_generated|wrptr_g1p 3 0 0 0 9 0 0 0 0 0 0 0 0
qsys_soc|fifo_1|the_dcfifo_with_controls|the_dcfifo|dual_clock_fifo|auto_generated|rdptr_g1p 3 0 0 0 9 0 0 0 0 0 0 0 0
qsys_soc|fifo_1|the_dcfifo_with_controls|the_dcfifo|dual_clock_fifo|auto_generated|ws_dgrp_gray2bin 9 0 0 0 9 0 0 0 0 0 0 0 0
qsys_soc|fifo_1|the_dcfifo_with_controls|the_dcfifo|dual_clock_fifo|auto_generated|wrptr_g_gray2bin 9 0 0 0 9 0 0 0 0 0 0 0 0
qsys_soc|fifo_1|the_dcfifo_with_controls|the_dcfifo|dual_clock_fifo|auto_generated|rs_dgwp_gray2bin 9 0 0 0 9 0 0 0 0 0 0 0 0
qsys_soc|fifo_1|the_dcfifo_with_controls|the_dcfifo|dual_clock_fifo|auto_generated|rdptr_g_gray2bin 9 0 0 0 9 0 0 0 0 0 0 0 0
qsys_soc|fifo_1|the_dcfifo_with_controls|the_dcfifo|dual_clock_fifo|auto_generated 37 0 0 0 51 0 0 0 0 0 0 0 0
qsys_soc|fifo_1|the_dcfifo_with_controls|the_dcfifo 37 0 0 0 43 0 0 0 0 0 0 0 0
qsys_soc|fifo_1|the_dcfifo_with_controls 75 0 0 0 66 0 0 0 0 0 0 0 0
qsys_soc|fifo_1 75 0 0 0 66 0 0 0 0 0 0 0 0
qsys_soc|fifo_0|the_scfifo_with_controls|the_scfifo|single_clock_fifo|auto_generated|dpfifo|wr_ptr 4 0 0 0 8 0 0 0 0 0 0 0 0
qsys_soc|fifo_0|the_scfifo_with_controls|the_scfifo|single_clock_fifo|auto_generated|dpfifo|rd_ptr_count 4 0 0 0 8 0 0 0 0 0 0 0 0
qsys_soc|fifo_0|the_scfifo_with_controls|the_scfifo|single_clock_fifo|auto_generated|dpfifo|FIFOram|altsyncram1 52 0 0 0 32 0 0 0 0 0 0 0 0
qsys_soc|fifo_0|the_scfifo_with_controls|the_scfifo|single_clock_fifo|auto_generated|dpfifo|FIFOram 52 0 0 0 32 0 0 0 0 0 0 0 0
qsys_soc|fifo_0|the_scfifo_with_controls|the_scfifo|single_clock_fifo|auto_generated|dpfifo|fifo_state|count_usedw 5 0 0 0 8 0 0 0 0 0 0 0 0
qsys_soc|fifo_0|the_scfifo_with_controls|the_scfifo|single_clock_fifo|auto_generated|dpfifo|fifo_state 5 0 0 0 10 0 0 0 0 0 0 0 0
qsys_soc|fifo_0|the_scfifo_with_controls|the_scfifo|single_clock_fifo|auto_generated|dpfifo 37 0 0 0 42 0 0 0 0 0 0 0 0
qsys_soc|fifo_0|the_scfifo_with_controls|the_scfifo|single_clock_fifo|auto_generated 36 0 0 0 42 0 0 0 0 0 0 0 0
qsys_soc|fifo_0|the_scfifo_with_controls|the_scfifo 36 0 0 0 42 0 0 0 0 0 0 0 0
qsys_soc|fifo_0|the_scfifo_with_controls 73 0 0 0 66 0 0 0 0 0 0 0 0
qsys_soc|fifo_0 73 0 0 0 66 0 0 0 0 0 0 0 0
qsys_soc 37 0 0 0 63 0 0 0 40 0 0 0 0