Impact of Sharing-Based Thread Placement on Multithreaded Architectures

Radhika Thekkath and Susan J. Eggers

Dept. of Computer Science and Eng., FR-35
University of Washington
Seattle, WA 98195
radhika@cs.washington.edu
eggers@cs.washington.edu

Abstract

Multithreaded architectures context switch to another instruction stream to hide the latency of memory operations. Although the technique improves processor utilization, it can increase cache interference and degrade overall performance. One technique to reduce the interconnect traffic is to co-locate on the same processor threads that share data. The multi-thread sharing in the cache should reduce compulsory and invalidation misses, benefiting execution time.

To test this hypothesis, we compared a variety of thread placement algorithms via trace-driven simulation of fourteen coarse- and medium-grain parallel applications on several multithreaded architectures. Our results contradict the hypothesis. Rather than decreasing, compulsory and invalidation misses remained fairly constant across all placement algorithms, for all processor configurations, even with an infinite cache. That is, sharing-based placement had no (positive) effect on execution time. Instead, load balancing was the critical factor that affected performance. Our result is explained by the insignificant amount of interconnect traffic due to shared data, relative to the total number of memory references, and the sequentiality and uniformity of thread data sharing.

1 Introduction

There are two memory system-related reasons for sublinear speedup in multiprocessors. First, data sharing among threads scheduled on different processors can lead to excessive data movement and higher network traffic [2, 9]. Second, large-sized networks have long memory access latencies. Together, they can cause considerable performance degradation.

Multithreaded architectures address the second problem of long latencies, by context switching to another thread, and executing useful instructions while waiting for a memory access to complete [4, 11, 13, 19]. This decreases processor idle time, i.e., improves processor utilization. However, frequent context switching can exacerbate the first problem by increasing inter-thread conflict misses from the combined working sets of multiple threads. Therefore the improved processor utilization could be offset by a rise in interconnect traffic, the result being poorer overall performance.

Techniques for reducing the traffic include larger caches to better accommodate the multiple working sets, cache set associativity to reduce conflict misses and co-locating threads that share data on the same processor to reduce sharing traffic. Co-locating threads has potential for reducing misses in two ways. First, compulsory misses should decrease, because the first reference to shared data by all threads after the first will hit in the cache. Second, invalidation misses should also drop, because shared data of co-located threads is not affected by invalidations issued from that processor. The common assumption is that the reduction of compulsory and invalidation misses will compensate for the increase in conflict misses caused by the multithreaded working set.
This paper evaluates the effectiveness of sharing-based thread placement, in particular, the hypothesis that co-locating threads that share data on the same processor will decrease compulsory and invalidation misses. To test the hypothesis we evaluated a variety of thread placement algorithms, that explore a wide range of realistic policies based on program metrics. The underlying architecture for the simulations was a multithreaded, shared memory multiprocessor, in which we varied the number of hardware contexts per processor. Our workload consisted of fourteen coarse- and medium-grained, explicitly parallel programs that are representative of real applications in the scientific and engineering problem domains. Each placement algorithm was based on metrics derivable from program characteristics, both sharing-related metrics, such as the number of shared references among co-located threads, or other non-sharing related information, such as thread length. Values for the metrics were obtained by statically analyzing program traces of each thread, separately.

Our results contradict the hypothesis. Rather than decreasing, compulsory and invalidation misses remained fairly constant across all placement algorithms, for all processor configurations. Even when simulating with an effectively infinite cache, which exaggerates the effect of compulsory and invalidation misses and converts some conflict misses into invalidation misses, there is no variation in compulsory and invalidation misses across placement algorithms. Thus, placing threads that share data on the same processor had no effect on performance, and was sometimes counterproductive. Instead, thread load balancing was the primary factor that affected performance. The lack of a sharing effect is explained by three key program characteristics: the insignificant amount of interconnect traffic caused by shared data, relative to the total number of memory references; the sequential sharing of data among the threads of the application; and an equal number of shared data references between threads of the application, i.e., uniform data sharing.

The rest of the paper is organized as follows. Section 2 describes the thread placement algorithms used in the study and the rationale for choosing them. Section 3 describes the workload, the statically measured program characteristics and the simulation environment. Section 4 presents and analyzes the results. Section 5 describes related work, and Section 6 summarizes.

2 Thread Placement Algorithms

Given a set of threads and the number of processors to schedule, the goal of a placement algorithm is to map each thread to a specific processor. Threads co-located on the same processor are said to be “clustered” together. Our placement algorithms assume that each thread is initially in its own cluster and then iteratively combine clusters until the number of clusters is equal to the number of processors. The criteria for cluster combination varies across placement algorithms. When the criteria for cluster combination is some measure of inter-thread sharing, the placement algorithm is “sharing-based”, and otherwise it is not sharing-based. Within the restrictions imposed by a particular cluster-combining algorithm, the threads are equally distributed among the processors; this is called thread-balancing, to be distinguished from load balancing, where the instructions of the application are distributed equally among the processors.

In the following discussion we will describe the criteria for clustering in each of the placement algorithms and the aspect of cache behavior they are designed to exploit:

1. SHARE-REFS is the basic sharing algorithm that maximizes shared references on co-located threads. The metric used for clustering is the number of references made by threads in the clusters to their common data addresses. The algorithm is expected to be effective in cases where sharing between different threads varies significantly.

2. SHARE-ADDR maximizes per processor shared references per shared address. For example, given two candidate clusters, each with the same number of shared references, it picks the one with the smaller shared working set, i.e., more references per shared address. It thus makes better use of shared cache blocks, thereby potentially reducing cache conflicts.

3. MIN-PRIV maximizes shared references (like SHARE-REFS) and, in addition, minimizes the number of non-shared addresses per processor. Hence the dual goals are to reduce conflict misses by decreasing the total number of private cache blocks, as well as to reduce first reference and invalidation misses by co-locating threads that share data.
4. MIN-INVS minimizes the number of shared references between processors that can cause invalidations, rather than maximizing shared references within a processor (c.f. SHARE-REFS). During clustering, the algorithm compares the cost of keeping two clusters separated, rather than comparing the savings in combining them. We implemented it as an alternative to SHARE-REFS, since it tries to achieve the same goal, but from a different perspective.

5. MAX-WRITES maximizes write-shared data references among co-located threads. This is a refinement of the SHARE-REFS algorithm, since it omits read-shared data from the sharing-metric and only includes write-shared data, which is responsible for invalidations. It attempts to statically capture a more accurate picture of invalidation traffic.

6. MIN-SHARE represents a “worst” case schedule with respect to sharing and is used to bound the performance range induced by sharing effects. It minimizes shared references per processor by co-locating threads which have the least shared references.

7. LOAD-BAL does load balancing based on thread length. The algorithm uses the dynamic length of each thread from the trace, and the resulting placement represents a perfectly load balanced execution. Load balancing is a standard scheduling technique on multiprocessor systems [15, 16, 21]; we use it for performance comparison.

8. Load balancing (LB) is added to algorithms SHARE-REFS, SHARE-ADDR, MIN-PRIV, MIN-INVS, MAX-WRITES and MIN-SHARE to generate versions of those algorithms that load balance instead of thread-balance when combining clusters. The sharing criteria of the original algorithm is applied first, followed by the load balancing criteria. The load-balancing criteria is deemed satisfied if the combined load of the two clusters does not exceed a certain percentage (typically 10%) of the desirable load.

9. RANDOM is the baseline used for comparison with the other algorithms. It generates a random placement map for the given threads, ensuring thread-balance across processors. This is often what a low-overhead runtime scheduler would adopt, given no a priori application knowledge.

To provide a better understanding of the sharing-based placement algorithms, we discuss the SHARE-REFS algorithm in detail and illustrate it with a simple example. The other sharing-based placement algorithms differ from SHARE-REFS only in the specific sharing metric they compute, i.e., step 2 of the algorithm.

Recall that the goal of the SHARE-REFS algorithm is, given \( t \) threads and \( p \) processors, to combine clusters until there are exactly \( p \) clusters of the \( t \) threads such that shared references are maximized within each cluster. To satisfy the thread-balance criteria, each cluster must have \( t/p \) threads if \( p \) divides evenly into \( t \); otherwise some processors will have \( \lfloor t/p \rfloor \) threads and others will have \( \lceil t/p \rceil \) threads.

### 2.1 The SHARE-REFS Algorithm

1. Let \( T \) be the set of threads \((|T| = t)\) and let \( C \) be a partition of \( T \) into clusters. Let \( C^i \) be the cluster partition at iteration \( i \). \(|C^i|\) is the number of clusters at iteration \( i \).

   At the beginning of iteration 1, each thread is in a separate cluster, and \(|C^1| = |T|\). If \(|C^1| \leq p\), then we are done.

2. Compute the sharing metric between all cluster pairs \( c_a, c_b \in C^i \).

   (a) Initially each cluster has only one thread, so inter-cluster sharing is identical to inter-thread sharing. Therefore, for iteration 1, \( \text{sharing-metric}(c_a, c_b) = \text{shared-references}(t_a, t_b) \), where clusters \( c_a, c_b \in C^1 \), \( c_a \neq c_b \), and threads \( t_a \in c_a \) and \( t_b \in c_b \).

   (b) For all iterations \( i > 1 \), there is some cluster \( c_a \in C^i \) such that \(|c_a| > 1\), i.e., it has more than one thread. Let \( c_b \in C^i \), such that \( c_a \neq c_b \). We compute the sharing metric between the two clusters as the averaged sum of the shared references between all thread pairs (shared-references\((t_a, t_b)\)) in different clusters, i.e., \( t_a \in c_a \) and \( t_b \in c_b \) and \( c_a \neq c_b \). Since each step decides whether or not to combine two given clusters, shared references between threads in the two different clusters are considered and shared.
references between threads in the same cluster are ignored. We average the sum of the shared references to normalize the magnitude of the sharing value between clusters of unequal sizes. This is represented formally by the equation below:

\[
\text{sharing-metric}(c_a, c_b) = \frac{\sum_{t_a \in c_a, t_b \in c_b} \text{shared-references}(t_a, t_b)}{|c_a| \cdot |c_b|}
\]

3. The clusters with the largest sharing metric value are combined. If the thread-balance criteria will not permit combining, then we pick clusters with the next highest value, and so on, until two clusters can be combined.

4. Repeat steps 2 and 3 until the required number of clusters is formed. If forward progress is not possible, and there are more clusters than the number of processors, backtracking is applied and the last combining step is undone until progress can be made. The output of the algorithm is a placement map that specifies which threads should be clustered on individual processors.

2.1.1 An Example

Let \( t = 5 \) and \( p = 2 \). We need 2 clusters, one with 2 threads and the other with 3 threads.

Iteration 1: Figure 1(a) shows the sharing metric values for all combinations of the five clusters. Since they have the highest sharing value, threads 2 and 3 (circled in the figure) are combined into a single cluster.

Iteration 2: Figure 1(b) shows the sharing metric values between clusters after the one circled in Figure 1(a) has been formed. As an example of applying step 2(b) of the algorithm, we show the calculation of the sharing metric between clusters \( c_a = \{2, 3\} \) and \( c_b = \{4\} \).

\[
\text{sharing-metric}(c_a, c_b) = \frac{(\text{shared-references}(2, 4) + \text{shared-references}(3, 4))}{(2 + 1)} = \frac{5 + 4}{2} = 4.5
\]

Figure 1(b) combines threads 1 and 5, producing the clusters shown in Figure 1(c).

Iteration 3: Clusters \( \{1, 5\} \) and \( \{4\} \) are combined. The algorithm is done for this example.

After iteration 3: Figure 1(d) shows the total shared references within each cluster, obtained by summing the shared references between all pairs of threads in each cluster. Each value is the maximum among all possible thread combinations that satisfy the thread-balancing criteria.

3 Methodology

The placement algorithms described in the previous section were evaluated using trace-driven simulation. The simulator modeled a shared-memory multiprocessor whose processors have multiple hardware contexts. Program traces (both data and instruction) from fourteen explicitly parallel applications were generated using the MPtrace [10] parallel tracing tool on a Sequent Symmetry [20]. Certain characteristics of the applications were extracted from the trace files and fed to the placement algorithms, which in turn produced maps associating threads with processors. Both maps and program traces were input to the simulator. The next two subsections discuss in greater detail the application suite and its measured program characteristics, and the simulation environment.

3.1 The Application Suite

We analyzed two types of explicitly parallel workloads: coarse-grain programs that include some of the SPLASH benchmarks [18], and medium-grain applications that ran under the Presto parallel programming environment [6, 23]. We use the length and number of threads in an application as a measure of its granularity. Coarse-grain programs have fewer, but longer threads, 6.4 million instructions on the average, but as high as 100 million instructions (Table 1). Threads from the medium-grain suite are shorter, on average 0.8 million instructions each, and more numerous.

The programs span a wide range of application domains. LocusRoute, a commercial quality VLSI standard cell router, Pverify [14], which compares boolean circuits for functional equivalence and Topopt [8], which performs
Table 1: The Application suite. The first seven applications are coarse-grained and the remaining seven are medium-grained.
### Pairwise Sharing

<table>
<thead>
<tr>
<th>Applications</th>
<th>Pairwise Sharing (in 1000s) Mean</th>
<th>Pairwise Sharing (in 1000s) Dev(%)</th>
<th>N-way Sharing (in 1000s) Mean</th>
<th>N-way Sharing (in 1000s) Dev(%)</th>
<th>References per shared address Mean</th>
<th>References per shared address Dev(%)</th>
<th>Shared Refs Mean</th>
<th>Shared Refs Dev(%)</th>
<th>Simulated Thread length(in 1000s) Mean</th>
<th>Simulated Thread length(in 1000s) Dev(%)</th>
</tr>
</thead>
<tbody>
<tr>
<td>LocusRoute</td>
<td>527</td>
<td>14.0</td>
<td>7911</td>
<td>4.6</td>
<td>15</td>
<td>22.5</td>
<td>57.4</td>
<td>1055</td>
<td>14.6</td>
<td></td>
</tr>
<tr>
<td>Water</td>
<td>202</td>
<td>13.9</td>
<td>2986</td>
<td>1.6</td>
<td>23</td>
<td>2.8</td>
<td>71.7</td>
<td>467</td>
<td>2.4</td>
<td></td>
</tr>
<tr>
<td>MP3D</td>
<td>897</td>
<td>0.8</td>
<td>13473</td>
<td>0.0</td>
<td>24</td>
<td>0.0</td>
<td>82.6</td>
<td>1674</td>
<td>0.9</td>
<td></td>
</tr>
<tr>
<td>Cholesky</td>
<td>2008</td>
<td>1.8</td>
<td>42264</td>
<td>0.2</td>
<td>24</td>
<td>3.7</td>
<td>17.1</td>
<td>2994</td>
<td>0.0</td>
<td></td>
</tr>
<tr>
<td>Barnes-Hut</td>
<td>349</td>
<td>6.9</td>
<td>5236</td>
<td>5.4</td>
<td>8</td>
<td>0.0</td>
<td>58.6</td>
<td>597</td>
<td>7.0</td>
<td></td>
</tr>
<tr>
<td>Pverify</td>
<td>700</td>
<td>14.7</td>
<td>10508</td>
<td>2.7</td>
<td>98</td>
<td>26.7</td>
<td>91.7</td>
<td>1095</td>
<td>22.8</td>
<td></td>
</tr>
<tr>
<td>Topopt</td>
<td>1238</td>
<td>9.7</td>
<td>9988</td>
<td>31.5</td>
<td>611</td>
<td>7.3</td>
<td>50.7</td>
<td>2934</td>
<td>0.0</td>
<td></td>
</tr>
<tr>
<td>Fullconn</td>
<td>63</td>
<td>88.8</td>
<td>5628</td>
<td>1.2</td>
<td>493</td>
<td>92.6</td>
<td>95.6</td>
<td>974</td>
<td>6.1</td>
<td></td>
</tr>
<tr>
<td>Grav</td>
<td>42</td>
<td>47.0</td>
<td>2353</td>
<td>26.1</td>
<td>43</td>
<td>35.4</td>
<td>98.2</td>
<td>763</td>
<td>38.9</td>
<td></td>
</tr>
<tr>
<td>Health</td>
<td>71</td>
<td>133.7</td>
<td>6479</td>
<td>39.6</td>
<td>854</td>
<td>189.7</td>
<td>93.5</td>
<td>1208</td>
<td>95.2</td>
<td></td>
</tr>
<tr>
<td>Patch</td>
<td>12</td>
<td>32.2</td>
<td>9227</td>
<td>0.8</td>
<td>73</td>
<td>22.1</td>
<td>97.4</td>
<td>488</td>
<td>59.1</td>
<td></td>
</tr>
<tr>
<td>Vandermonde</td>
<td>39</td>
<td>242.6</td>
<td>2422</td>
<td>64.7</td>
<td>1647</td>
<td>80.9</td>
<td>98.7</td>
<td>1819</td>
<td>80.3</td>
<td></td>
</tr>
<tr>
<td>FFT</td>
<td>3</td>
<td>84.5</td>
<td>346</td>
<td>3.3</td>
<td>42</td>
<td>69.2</td>
<td>72.4</td>
<td>191</td>
<td>187.6</td>
<td></td>
</tr>
<tr>
<td>Gauss</td>
<td>52</td>
<td>41.2</td>
<td>105072</td>
<td>2.8</td>
<td>26</td>
<td>10.5</td>
<td>95.0</td>
<td>210</td>
<td>84.6</td>
<td></td>
</tr>
</tbody>
</table>

Table 2: Measured Characteristics

Topological optimizations on VLSI circuits using simulated-annaling, are CAD tools. Cholesky, which does a Cholesky factorization of a sparse matrix, Vandermonde, which is a sequence of matrix operations on a set of matrices, FFT, which does fast Fourier transforms, and Gauss, which does gaussian elimination, are mathematical programs. The scientific applications include Water, which simulates the evolution of a system of water molecules, MP3D, which simulates rarefied hypersonic flow, Barnes-Hut, which simulates the evolution of galaxies using simulated annealing, and Grav, which is a Presto implementation of the Barnes-Hut clustering algorithm. Path is a graphics application that does radiosity calculations. Fullconn simulates a fully connected set of processors communicating at random, and Health simulates a distributed environment of doctors, patients and health centers.

Traces of the programs were statically analyzed on a per-thread basis for characteristics that provided cluster-combining criteria. A sharing-based placement algorithm that uses information gathered in this way can be approximated by a compiler, using summary side-effect analysis that detects per-thread memory accesses[12]. We did not study placement algorithms that rely on program runtime behavior, such as the order of sharing interconnect operations, which would be difficult or even impossible to implement statically.

Table 2 shows averaged values of several of the measured characteristics for both workloads. Inter-thread sharing, used by SHARE-REFS and its variations, is shown for two extremes: two threads per processor and the maximum number of threads possible, given the number of threads in the application. For all applications, the deviation for N-way mean sharing decreased relative to the pairwise figures, with the exception of Topopt. Smaller deviations indicate that sharing-based placement is less important with more threads per processor.

References per shared address reflects temporal locality in the shared address space and is used by SHARE-ADDR. Percentage of shared references is the ratio of data references to addresses in the shared address space, averaged over all threads. MIN-PRIV uses this information to minimize the amount of private data per processor. Since most coarse-grain applications have more accesses to the private address space, they should benefit less from sharing-based placement, because of unavoidable conflicts with private data.

Finally, thread length is used by the load balancing placement algorithms to uniformly distribute the instructions executed per processor. Applications with thread length imbalances, i.e., higher deviations from the mean, should benefit more from load balanced placements.

---

1 Since we count distinct addresses rather than cache lines, false-sharing effects are not included. However, our applications do not have a significant amount of false sharing. Shared data in Topopt and Pverify were statically restructured[12] to eliminate false sharing. After restructuring, false sharing misses were 1.5% (Pverify) and 1.7% (Topopt) of the total data misses with a 32 KByte cache. The remaining programs had very little false sharing in the original source, from as little as 0.2% (Grav) to 5.8% (Water).
Table 3: Architectural Inputs to the Simulator

Considered together, these values indicate that sharing-based placement algorithms should have more impact on medium-grain programs and architectures with fewer hardware contexts per processor.

3.2 Simulation Environment

For each application, the simulator takes as input an architectural description and a placement map. The simulator simulates a multiprocessor system in which processors are connected by a simple multipath interconnection network and cache coherency is maintained with a distributed, directory-based cache coherency protocol [7]. The simulator comprises three modules: processor, cache and the interconnection network.

Each processor models multiple hardware contexts and a round-robin context switch policy. A context switch takes 6 cycles, the time to drain the execution pipeline. A context switch is initiated by a cache miss from the currently executing thread. The placement maps, i.e., thread clusters generated from the placement algorithms, specify which threads are to be scheduled on individual processors. This is a static assignment that does not vary during the simulation. The simulator assumes that all threads have been loaded into the hardware contexts. Table 3 is a complete list of the architectural parameters specified to the simulator and the range of values used in our experiments. Values for the number of processors, number of hardware contexts and cache size are changed for each application and desired threads/processor configuration. The processor unit also maintains statistics on the cycles spent doing useful work, context switching and idling.

The cache unit models a direct-mapped cache with a hit time of 1 cycle. Restricted by the practical limit on trace lengths, we scaled down both the data set size and the cache size to maintain a realistic ratio between the two. The coarse-grain programs, Health and FFT, use a 32 KByte cache and the other medium-grain programs use a 64 KByte cache. The cache unit maintains separate statistics on the individual cache miss components of compulsory, intra-thread conflict, inter-thread conflict and invalidation misses.

We assume a multipath network and do not explicitly model network contention. Instead, we use a latency value of 50 cycles, approximating the average memory latency of a moderately-loaded Alewife-style multiprocessor [3].

We vary the number of processors and hardware contexts to study the impact, if any, on caches that are stressed to different degrees. With only two processors and many threads per processor, conflict misses should be high, while with many processors and fewer threads per context, the cache is effectively larger and will incur fewer conflict misses.

4 Experimental Results

The first two subsections discuss the results from simulating a wide variety of placement algorithms on different processor configurations and provide an explanation for the obtained results. The last subsection explores the extreme case of using infinite caches, which can extract the greatest benefit from using sharing-based placement algorithms.
Figure 2: Execution time for LocusRoute. (The height of each bar represents, for a specific placement algorithm, the maximum execution time over all the processors, normalized to RANDOM. The X-axis varies the number of processors and hardware contexts within each processor.)

Figure 3: Execution time for FFT (normalized to RANDOM)

The height of each bar represents, for a specific placement algorithm, the maximum execution time over all the processors, normalized to RANDOM. The X-axis varies the number of processors and hardware contexts within each processor.
4.1 Thread Placement Algorithms

Our experiments show that load balancing is the key factor affecting execution time, for all applications and the vast majority of threads/processor configurations. Load-balancing has the greatest effect where there is a large deviation from the mean thread length and few threads per processor. This is because the potential for imbalance is greater in these cases. With a uniform thread length and/or many threads per processor a random placement has a good chance to be load balanced.

With LOAD-BAL, applications that had a deviation from the mean thread length of 15% or greater very rarely performed worse than RANDOM or the sharing-based placement algorithms. Even then the difference was less than 1.6%. Within this group, Locusroute (Figure 2) has the lowest thread length deviation for which load balancing was a factor; it executed 17% to 42% faster, depending on the architectural configuration, using LOAD-BAL than with RANDOM. FFT (Figure 3) has the largest deviation of any application (187.6%); comparable figures for it were 13% to 56%. Although its thread length deviation was large (85%), load balancing had a smaller impact for Gauss, since it has a large number of threads (127—the largest of any application).

When the thread length deviation was smaller, 7% or less, LOAD-BAL was comparable to RANDOM. Barnes-Hut (Figure 4) is typical of these programs, where none of the placement algorithms do appreciably better than any other. The biggest difference in execution time between LOAD-BAL and RANDOM occurs for the 8 processor case, where there are fewest threads per processor.

Contrary to the current hypothesis, the sharing-based placement algorithms did not contribute to lowering execution time. Even for those applications with relatively large deviations in pairwise sharing—Locusroute, Pverify and Topopt in the coarse-grain suite and all the medium-grain applications—sharing-based placement did worse than LOAD-BAL. This was not only true for the two threads per processor configuration, where pairwise sharing is applicable, but also for processors with more hardware contexts. On machines with the most threads per processor (only two processors) the sharing-based placement algorithms sometimes did as well as LOAD-BAL, e.g., SHARE-REFS with Locusroute. However, this had more to do with the positive effect of load balancing multiple threads than of the sharing-based placement per se.

Several seemingly anomalous results can be explained by the predominant influence of load balancing. For example, some sharing-cum-load balancing algorithms do worse than LOAD-BAL, e.g., SHARE-REFS+LB on Locusroute with eight processors and FFT with sixteen. In these cases the placement algorithms attempted to satisfy their sharing criteria first. Therefore they compromised on the load balancing requirement and were unable to generate a well
balanced load. As another example, the eight processor configuration for LocusRoute has comparable execution time for the algorithm that minimizes sharing within a processor (MIN-SHARE+LB). This is because MIN-SHARE+LB achieved as good a load balance as LOAD-BAL, and hence did as well.

In a few rare situations, e.g., Patch with sixteen processors and LOAD-BAL, we observed thrashing when two co-located threads frequently conflicted for the same cache block. This phenomenon has also been reported by Agarwal [1]. In our case the thrashing processor had an order of magnitude more inter-thread conflict misses than other processors, and therefore took longer to complete execution. Set associative caching would address this problem.

4.2 Explaining the Insensitivity of Performance to Sharing

Recall that the original hypothesis argued that co-locating threads that share data on the same processor would decrease interconnect traffic by reducing compulsory and invalidation misses. We tested that hypothesis for all applications by examining the components of misses for all placement algorithms, and all threads/processor configurations. Our results refute the hypothesis; compulsory and invalidation misses remained fairly constant in all cases. This was true not only when compulsory misses and invalidations were a small proportion of total misses, on average 10%, but, more importantly, when they were a large component—on average 40%. The cache miss component graph in Figure 5, typical of all applications, indicates that the main effects of decreasing the number of threads per processor are a reduction in conflict misses, due to an effectively larger cache, and a shift from inter-thread to intra-thread conflicts, as the number of threads per processor decreases. Some conflict misses become invalidation misses, but the proportions remain invariant across all placement algorithms, for a given threads/processor configuration.
To investigate the insensitivity of the compulsory and invalidation misses to the placement algorithms, we measured the amount of coherence traffic (invalidation misses and invalidations) and compulsory misses generated at runtime. Dynamic measurements provide statistics on actual sharing traffic, unlike a static, per-thread examination of the trace files, which counts references to shared data and does not incorporate any temporal information. In order to obtain the maximum amount of coherence traffic between individual pairs of threads, we simulated a system with one thread per processor and as many processors as the number of threads in the application. The coherence traffic measured between processor pairs enabled direct comparisons with the inter-thread pairwise shared references computed from the trace files.

Our simulations produced three results. First, they explained the lack of any benefit to execution time from the sharing-based placement algorithms. Second, they accounted for the invariance of invalidation and compulsory misses across all placement algorithms. And third, they exposed the pitfalls of using sharing characteristics obtained by statically analyzing single thread traces.

The compulsory miss and coherence traffic measured at runtime was extremely low, ranging from 0.01% to 3.3% of the total references for the coarse-grain applications and 0.01% to 0.4% for the medium-grain. It was drastically reduced from the number of statically counted shared references between thread pairs in the trace files. The differences ranged from one to three orders of magnitude. (See Table 4, second and fourth columns). The percentage of statically counted pairwise shared references to total references had a similar relationship to that measured dynamically (columns 6 and 8), where the differences were one to two orders of magnitude. The insignificant amount of measured coherency traffic, despite the large proportion of shared references in the trace files, is due to the sequential nature of inter-thread sharing, i.e., a processor accesses a shared location multiple times before there is contention from another processor. Also, inter-thread sharing is fairly uniform across the shared data space; this was evidenced by applications whose threads all shared the same data (e.g., Gauss) and those that widely read-shared but wrote locally (e.g., Barnes-Hut). These two factors were responsible for the failure of sharing-based placement algorithms to impact performance. In addition, total running time is dominated by activities other than actual sharing. The percentage of total cycles due to compulsory and invalidation misses averaged only 15% over all applications when using the maximum number of processors. Consequently, sharing plays a less important role and thread length becomes the more important criteria, making load balancing threads the primary factor affecting execution time.

The first of the two phenomena, sequential sharing, can be deduced from the parallel-algorithmic behavior of the programs. In many programs the work is partitioned across the main shared data structures, so that each thread works...
Table 5: Execution times normalized to LOAD-BAL, with an 8 MByte cache (no conflict misses) for the best sharing-based algorithm for each application and a placement algorithm that uses the measured coherence traffic and compulsory misses as the sharing metric.

<table>
<thead>
<tr>
<th>Applications</th>
<th>2 processors</th>
<th>4 processors</th>
<th>8 processors</th>
<th>16 processors</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>Best static sharing algorithm</td>
<td>Coherence traffic algorithm</td>
<td>Best static sharing algorithm</td>
<td>Coherence traffic algorithm</td>
</tr>
<tr>
<td>Water</td>
<td>0.99</td>
<td>0.99</td>
<td>0.96</td>
<td>0.98</td>
</tr>
<tr>
<td>Locus</td>
<td>0.98</td>
<td>1.11</td>
<td>1.03</td>
<td>1.04</td>
</tr>
<tr>
<td>Pverify</td>
<td>1.03</td>
<td>1.04</td>
<td>0.99</td>
<td>0.97</td>
</tr>
<tr>
<td>Grav</td>
<td>1.02</td>
<td>1.03</td>
<td>1.00</td>
<td>1.00</td>
</tr>
<tr>
<td>FFT</td>
<td>1.00</td>
<td>0.63</td>
<td>1.00</td>
<td>1.00</td>
</tr>
<tr>
<td>Health</td>
<td>1.04</td>
<td>1.03</td>
<td>1.04</td>
<td>1.02</td>
</tr>
</tbody>
</table>

on a separate partition throughout the entire execution. Alternatively, many of the coarse-grain programs use barriers to separate different phases of work; different threads operate on the same piece of data within a phase. In either case, the programs have been optimized for data locality. For most of the programs the programmer was responsible for the partitioning; in two of them (Pverify and Topopt) locality-enhancing compiler optimizations automatically restructured the shared data to achieve the same effect [12].

For example, Barnes-Hut does N-body simulation, where in each time step, it computes the net force on a set of particles and updates their position and velocity. The interaction with other particles decreases with distance; hence the algorithm is parallelized by a spatial partitioning of particles into contiguous zones. During the computation phase, the sharing between threads is the read-sharing of the particle positions and velocities. The actual data structure update occurs at the end of each time step phase, where each process does a local update for its own particles. Thus, the processes read-share data during the long computation phase, and write once at the end of the phase. The computation phase for Barnes-Hut being 1.6 million instructions per thread for our input data set, thread length dominates the write-sharing effect.

FFT provides another example. A detailed analysis of the FFT application used in our suite,[5], shows that 73% of all shared elements are migratory, i.e., accessed in long write runs\(^2\). Other Presto programs have similar sequential access patterns which account for the small amount of runtime coherence traffic.

The large discrepancy between metric values obtained from statically analyzing (albeit dynamically generated) per-thread traces and those obtained by running simulations on the same traces raises the issue of the benefit of a thread placement algorithm that is based on dynamically obtained coherency information. Ignoring the question of how such a placement could be determined a priori, we implemented a placement algorithm that used the dynamically measured coherence traffic as the sharing metric. Since it is based on runtime information, it represents the best possible placement that a sharing-based algorithm can produce. The results were identical to what was seen before: invalidation and compulsory misses were insensitive to the choice of placement algorithm, and execution time for coherency traffic-based placement was comparable to the static strategies.

### 4.3 The Issue of Cache Size

It is important to understand how sharing-based placement algorithms will impact performance if very large caches are used. With an infinite cache, capacity and conflict misses are eliminated and some conflict misses become invalidation misses[9]; thus, coherency operations may dominate interconnect traffic. We ran a set of experiments to study this issue. We compared the load balanced version (LOAD-BAL) with the best (static) sharing-based algorithm for each application and the (dynamic) coherency traffic algorithm. We approximated infinite caches with 8MB caches, sufficiently large to eliminate all capacity and conflict misses from the applications. Three applications each were

---

\(^2\)Write runs are sequences of accesses by a single thread.
chosen from the coarse- and medium-grain groups that had the least uniform sharing across threads and therefore the most potential benefit from sharing-based placement. Specifically, they had the largest absolute deviation in the measured coherence traffic and compulsory misses for their group.

The results indicate that the effects of an “infinite” cache do not significantly improve the performance of sharing-based placement algorithms, relative to load balancing. Table 5 shows the execution times of the best sharing-based and coherence traffic-based algorithms, normalized to LOAD-BAL. The key observation from the table is that the best sharing-based placement algorithm has similar execution times to the load balanced placement algorithm for all configurations. In the few highlighted cases shown in bold, sharing-based algorithms do better, but by 2% at most. LOAD-BAL does as well as the coherency traffic algorithm, and more often than not, it does better. As before, this is because coherence traffic is dominated by processor execution, and thread length is the most important criteria for good performance.

5 Related Work

Past research in the performance of multithreaded architectures has examined the tradeoffs between the number of contexts, the network latency and context switch times. Weber and Gupta estimated, via simulation, the extent to which a multithreaded architecture can overcome the effects of long access latencies [24]. They measured processor efficiency by varying the number of contexts and found substantial improvement. Agarwal presents an analytical performance model that incorporates network traffic, cache interference, context switching overhead and the number of hardware contexts [1]. The paper also has a cache model that takes into account the interference in the cache due to multithreading. The paper’s main conclusion vindicated multithreading for a wide range of architectural parameters, provided there existed sufficient network bandwidth. It also showed that high cache miss rates can hurt multithreading performance and that applications with active data sharing improves it. Saavedra-Barrera et al. developed a Markov chain model for multithreaded processor efficiency that uses the number of contexts, the network latency, context switch times and remote reference rate [17]. They also incorporate cache performance degradation in their model. The study shows that few contexts cannot effectively hide very long memory latencies.

Scheduling in single-context shared memory multiprocessors has included affinity scheduling [22] in medium-grain, explicitly parallel programs and fine-grain scheduling of loop iterations [15, 16, 21]. Affinity scheduling studies the impact of preferentially running a process on the processor where it previously executed, to take advantage of its already loaded cache state to reduce cache misses. This problem does not apply to the multithreaded situation, where the cache state is shared among short-running processes on multiple hardware contexts.

Fine-grain thread scheduling for multiprocessors has centered around clustering and scheduling loop iterations. The primary focus was to maximize processor utilization via load balancing algorithms that use thread length as the sole criteria. This is a reasonable goal for single-context multiprocessors when processor utilization is an indication of overall performance. Since we are studying multithreaded architectures, where memory latency can be hidden to the processor but not the interconnect, our goal is to achieve better utilization of both the processors and the cache.

6 Summary

Our results refute the popular assumption that sharing-based placement algorithms can reduce compulsory and invalidation misses on a multithreaded processor. For all applications in the coarse- and medium-grain workload, both types of misses remained unchanged across all thread placement algorithms—sharing-based and otherwise. The dominant factor affecting execution time was thread length, and indeed we found that load balancing was critical for good performance. Load balancing has the greatest effect where there is a large deviation in thread length and few threads per processor. Load imbalances caused considerable performance degradation.

Memory references that resulted in coherency and compulsory miss traffic were a very small percentage of total references (Table 4, columns 8 and 9). Absolute deviation takes into account the size of the mean, and therefore diminishes the effect of a large standard deviation when the mean is small. For example, Vandermonde has a deviation of 386%, a mean of 0.01% and the absolute deviation is only 0.04%. A small mean and small absolute deviation indicates fairly uniform inter-thread sharing, irrespective of the percentage deviation.
Two factors contributed to the lack of a sharing effect in our workload, i.e., insensitivity of performance to sharing-based thread placement. First, the data sharing pattern was uniform across all threads in a program. This was seen both by applications whose threads all shared the same data and those that widely read-shared but wrote locally. Second, programs tended to share data very sequentially. Programmers, or in two cases, the compiler, had optimized shared data structures to improve spatial locality and reduce false sharing. The result was, that although there were a preponderance of shared data accesses (relative to total data references), very few produced interconnect operations, even with an infinite cache.

This means that using statically measured, per-trace metrics from dynamically-generated trace files can lead to erroneous conclusions about the sharing behavior of the program. Static, per-trace counts cannot include cross-processor temporal information that is indicative of the runtime interconnect behavior of the program.

References


